coreboot-kgpe-d16/src/mainboard/google/urara
Ionela Voinescu b3f666b252 urara: Configure clocks and MFIOs
Set elements:
	- UART1 clock dividers and MFIOs
	- SPIM1 clock dividers and MFIOs
	- USB clock dividers
	- System clock divider
	- System PLL
	- MIPS CPU PLL

BUG=chrome-os-partner:31438
TEST=tested on Pisachio bring up board; UART, SPI NOR, SPI NAND, and USB
have proper functionality.
BRANCH=none

Change-Id: Ib01186a652fd59295a4cafc3ca99b94aa9564f74
Signed-off-by: Stefan Reinauer <reinauer@chromium.org>
Original-Commit-Id: 65e68d82f34bb40ef3cfb397ecf5df0c83201151
Original-Change-Id: Ia2c31bbbfc020dc4fd71c72b877414adfdfc42a8
Original-Signed-off-by: Ionela Voinescu <ionela.voinescu@imgtec.com>
Original-Reviewed-on: https://chromium-review.googlesource.com/241423
Original-Reviewed-by: David Hendricks <dhendrix@chromium.org>
Reviewed-on: http://review.coreboot.org/9662
Tested-by: build bot (Jenkins)
Reviewed-by: Patrick Georgi <pgeorgi@google.com>
2015-04-14 12:07:47 +02:00
..
bootblock.c urara: Configure clocks and MFIOs 2015-04-14 12:07:47 +02:00
chromeos.c urara: support building with CHROMEOS enabled 2015-04-10 20:34:11 +02:00
devicetree.cb pistachio: add SOC descriptor 2015-04-09 02:32:31 +02:00
Kconfig urara: Configure clocks and MFIOs 2015-04-14 12:07:47 +02:00
mainboard.c urara: add support for DMA coherent memory area 2015-04-13 12:19:38 +02:00
Makefile.inc urara: support building with CHROMEOS enabled 2015-04-10 20:34:11 +02:00
memlayout.ld pistachio: Change all SoC headers to <soc/headername.h> system 2015-04-07 19:38:03 +02:00