coreboot-kgpe-d16/src/mainboard/google/oak
Jitao Shi b927fe1954 mediatek/mt8173: Add support for Dual DSI output
The MT817x display output pipeline can be configured to drive an 8-lane
MIPI/DSI panel using "dual DSI" mode.  For the "dual DSI" video data path,
the UFO block is configured to reorder the data stream into left and right
halves which are then sent by the SPLIT1 block to the DSI0 and DSI1
respectively.  The DSI0 and DSI1 outputs are then synchronously clocked at
half the nominal data rate by their respective MIPI_TX0/MIPI_TX1 phys.

Also, update the call sites in oak mainboard to avoid build breakage.

BRANCH=none
BUG=b:35774871
TEST=Boot Rowan in developer mode and see output on the panel

Change-Id: Id47dfd7d9e98689b54398fc8d9142336b41dc29f
Signed-off-by: Jitao Shi <jitao.shi@mediatek.com>
Signed-off-by: Daniel Kurtz <djkurtz@chromium.org>
Reviewed-on: https://review.coreboot.org/19361
Tested-by: build bot (Jenkins)
Reviewed-by: Julius Werner <jwerner@chromium.org>
2017-04-25 02:36:55 +02:00
..
sdram_inf Revert "google/oak: increase the driving strength for 4GB DRAMs" 2017-01-03 22:13:05 +01:00
board_info.txt
boardid.c
bootblock.c google/oak: Support cr50 over I2C on rowan 2017-04-24 22:33:06 +02:00
chromeos.c google/oak: Support cr50 over I2C on rowan 2017-04-24 22:33:06 +02:00
chromeos.fmd
devicetree.cb
gpio.h google/oak: Support cr50 over I2C on rowan 2017-04-24 22:33:06 +02:00
Kconfig google/oak: Support cr50 over I2C on rowan 2017-04-24 22:33:06 +02:00
Kconfig.name google/oak: Add initial support for Rowan 2017-02-23 17:41:22 +01:00
mainboard.c mediatek/mt8173: Add support for Dual DSI output 2017-04-25 02:36:55 +02:00
Makefile.inc google/oak: Support cr50 over I2C on rowan 2017-04-24 22:33:06 +02:00
memlayout.ld
romstage.c
sdram_configs.c google/oak: Add DRAM configuration for Samsung K4E8E324EB 2016-11-29 16:08:01 +01:00
tpm_tis.c google/oak: Support cr50 over I2C on rowan 2017-04-24 22:33:06 +02:00