coreboot-kgpe-d16/src
Lijian Zhao fe701ee398 soc/intel/cannonlake: Enable ISH from device
PCH ISH enabled/disabled in FSP memory init UPD, it will be match the
setting in ISH device on/off in devicetree.cb.

BUG=N/A
TEST=Build and pass on whiskey lake rvp platform.

Change-Id: I6889634bf65e7ce5cc3e3393c57c86d622f1ac68
Signed-off-by: Lijian Zhao <lijian.zhao@intel.com>
Reviewed-on: https://review.coreboot.org/29274
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Pratikkumar V Prajapati <pratikkumar.v.prajapati@intel.com>
Reviewed-by: Bora Guvendik <bora.guvendik@intel.com>
2018-11-05 09:06:49 +00:00
..
acpi
arch riscv: add support for supervisor binary interface (SBI) 2018-11-05 09:04:01 +00:00
commonlib src: Remove unneeded whitespace 2018-10-23 15:52:09 +00:00
console console: Set default loglevel to 8 (SPEW) for CONFIG_CHROMEOS 2018-10-18 12:50:41 +00:00
cpu cpu/amd: Use common AMD's MSR 2018-11-05 09:05:51 +00:00
device src: Remove unneeded whitespace 2018-10-23 15:52:09 +00:00
drivers amd: Fix non-local header treated as local 2018-11-05 09:00:26 +00:00
ec ec/google/wilco: Add wake pin configuration 2018-11-02 16:07:01 +00:00
include cpu/amd: Use common AMD's MSR 2018-11-05 09:05:51 +00:00
lib reset: Finalize move to new API 2018-10-31 15:29:42 +00:00
mainboard mb/google/fizz: Remove variant_cros_gpios from variant 2018-11-05 09:06:12 +00:00
northbridge amd/mtrr: Fix IORR MTRR 2018-11-05 09:05:33 +00:00
security src: Add missing include <stdint.h> 2018-11-01 11:25:07 +00:00
soc soc/intel/cannonlake: Enable ISH from device 2018-11-05 09:06:49 +00:00
southbridge amd: Fix non-local header treated as local 2018-11-05 09:00:26 +00:00
superio src: Add missing include <stdint.h> 2018-11-01 11:25:07 +00:00
vendorcode sb/intel/lynxpoint: Include <stdint.h> to fix compilation errors 2018-11-01 22:24:24 +00:00
Kconfig reset: Finalize move to new API 2018-10-31 15:29:42 +00:00