2010-12-10 10:02:50 +01:00
|
|
|
/*
|
|
|
|
* This file is part of the coreboot project.
|
|
|
|
*
|
2015-10-24 05:28:26 +02:00
|
|
|
* Copyright (C) 2015 Timothy Pearson <tpearson@raptorengineeringinc.com>, Raptor Engineering
|
2010-12-10 10:02:50 +01:00
|
|
|
* Copyright (C) 2010 Advanced Micro Devices, Inc.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; version 2 of the License.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <stdint.h>
|
|
|
|
#include <arch/io.h>
|
|
|
|
#include <device/pci_ids.h>
|
|
|
|
|
2015-10-24 05:28:26 +02:00
|
|
|
#define IO_MEM_PORT_DECODE_ENABLE_5 0x48
|
|
|
|
#define IO_MEM_PORT_DECODE_ENABLE_6 0x4a
|
|
|
|
|
2010-12-10 10:02:50 +01:00
|
|
|
/*
|
2010-12-14 02:47:18 +01:00
|
|
|
* Enable 4MB (LPC) ROM access at 0xFFC00000 - 0xFFFFFFFF.
|
2010-12-10 10:02:50 +01:00
|
|
|
*
|
|
|
|
* Hardware should enable LPC ROM by pin straps. This function does not
|
|
|
|
* handle the theoretically possible PCI ROM, FWH, or SPI ROM configurations.
|
|
|
|
*
|
2010-12-14 02:47:18 +01:00
|
|
|
* The SB700 power-on default is to map 512K ROM space.
|
2010-12-10 10:02:50 +01:00
|
|
|
*
|
|
|
|
* Details: AMD SB700/710/750 BIOS Developer's Guide (BDG), Rev. 1.00,
|
|
|
|
* PN 43366_sb7xx_bdg_pub_1.00, June 2009, section 3.1, page 14.
|
|
|
|
*/
|
|
|
|
static void sb700_enable_rom(void)
|
|
|
|
{
|
|
|
|
u8 reg8;
|
2015-10-24 05:28:26 +02:00
|
|
|
u32 dword;
|
2014-10-26 01:12:15 +02:00
|
|
|
pci_devfn_t dev;
|
2010-12-10 10:02:50 +01:00
|
|
|
|
2011-03-28 05:33:10 +02:00
|
|
|
dev = PCI_DEV(0, 0x14, 3);
|
2010-12-10 10:02:50 +01:00
|
|
|
|
2015-10-24 05:28:26 +02:00
|
|
|
/* The LPC settings below work for SPI flash as well;
|
|
|
|
* the hardware does not distinguish between LPC and SPI flash ROM
|
|
|
|
* aside from offering additional side-channel access to SPI flash
|
|
|
|
* via a separate register-based interface.
|
|
|
|
*/
|
|
|
|
|
2010-12-10 10:02:50 +01:00
|
|
|
/* Decode variable LPC ROM address ranges 1 and 2. */
|
2015-10-24 05:28:26 +02:00
|
|
|
reg8 = pci_io_read_config8(dev, IO_MEM_PORT_DECODE_ENABLE_5);
|
2010-12-10 10:02:50 +01:00
|
|
|
reg8 |= (1 << 3) | (1 << 4);
|
2015-10-24 05:28:26 +02:00
|
|
|
pci_io_write_config8(dev, IO_MEM_PORT_DECODE_ENABLE_5, reg8);
|
2010-12-10 10:02:50 +01:00
|
|
|
|
|
|
|
/* LPC ROM address range 1: */
|
|
|
|
/* Enable LPC ROM range mirroring start at 0x000e(0000). */
|
2012-02-02 00:15:08 +01:00
|
|
|
pci_io_write_config16(dev, 0x68, 0x000e);
|
2010-12-10 10:02:50 +01:00
|
|
|
/* Enable LPC ROM range mirroring end at 0x000f(ffff). */
|
2012-02-02 00:15:08 +01:00
|
|
|
pci_io_write_config16(dev, 0x6a, 0x000f);
|
2010-12-10 10:02:50 +01:00
|
|
|
|
|
|
|
/* LPC ROM address range 2: */
|
|
|
|
/*
|
|
|
|
* Enable LPC ROM range start at:
|
|
|
|
* 0xfff8(0000): 512KB
|
|
|
|
* 0xfff0(0000): 1MB
|
2010-12-14 02:47:18 +01:00
|
|
|
* 0xffe0(0000): 2MB
|
|
|
|
* 0xffc0(0000): 4MB
|
2015-10-24 05:28:26 +02:00
|
|
|
* 0xff80(0000): 8MB
|
2010-12-10 10:02:50 +01:00
|
|
|
*/
|
2012-02-02 00:15:08 +01:00
|
|
|
pci_io_write_config16(dev, 0x6c, 0x10000 - (CONFIG_COREBOOT_ROMSIZE_KB >> 6));
|
2010-12-10 10:02:50 +01:00
|
|
|
/* Enable LPC ROM range end at 0xffff(ffff). */
|
2012-02-02 00:15:08 +01:00
|
|
|
pci_io_write_config16(dev, 0x6e, 0xffff);
|
2015-10-24 05:28:26 +02:00
|
|
|
|
|
|
|
/* SB700 LPC Bridge 0x48.
|
|
|
|
* Turn on all LPC IO Port decode enables
|
|
|
|
*/
|
|
|
|
pci_io_write_config32(dev, 0x44, 0xffffffff);
|
|
|
|
|
|
|
|
/* SB700 LPC Bridge 0x48.
|
|
|
|
* BIT0: Port Enable for SuperIO 0x2E-0x2F
|
|
|
|
* BIT1: Port Enable for SuperIO 0x4E-0x4F
|
|
|
|
* BIT6: Port Enable for RTC IO 0x70-0x73
|
|
|
|
*/
|
|
|
|
reg8 = pci_io_read_config8(dev, IO_MEM_PORT_DECODE_ENABLE_5);
|
|
|
|
reg8 |= (1 << 0) | (1 << 1) | (1 << 6);
|
|
|
|
pci_io_write_config8(dev, IO_MEM_PORT_DECODE_ENABLE_5, reg8);
|
|
|
|
|
|
|
|
/* SB700 LPC Bridge 0x4a.
|
|
|
|
* BIT5: Port Enable for Port 0x80
|
|
|
|
*/
|
|
|
|
reg8 = pci_io_read_config8(dev, IO_MEM_PORT_DECODE_ENABLE_6);
|
|
|
|
reg8 |= (1 << 5);
|
|
|
|
pci_io_write_config8(dev, IO_MEM_PORT_DECODE_ENABLE_6, reg8);
|
2010-12-10 10:02:50 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static void bootblock_southbridge_init(void)
|
|
|
|
{
|
|
|
|
sb700_enable_rom();
|
|
|
|
}
|