2014-05-01 01:36:13 +02:00
|
|
|
/*
|
|
|
|
* This file is part of the coreboot project.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2009 coresystems GmbH
|
|
|
|
* Copyright (C) 2014 Google Inc.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; version 2 of the License.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
Remove address from GPLv2 headers
As per discussion with lawyers[tm], it's not a good idea to
shorten the license header too much - not for legal reasons
but because there are tools that look for them, and giving
them a standard pattern simplifies things.
However, we got confirmation that we don't have to update
every file ever added to coreboot whenever the FSF gets a
new lease, but can drop the address instead.
util/kconfig is excluded because that's imported code that
we may want to synchronize every now and then.
$ find * -type f -exec sed -i "s:Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, *MA[, ]*02110-1301[, ]*USA:Foundation, Inc.:" {} +
$ find * -type f -exec sed -i "s:Foundation, Inc., 51 Franklin Street, Suite 500, Boston, MA 02110-1335, USA:Foundation, Inc.:" {} +
$ find * -type f -exec sed -i "s:Foundation, Inc., 59 Temple Place[-, ]*Suite 330, Boston, MA *02111-1307[, ]*USA:Foundation, Inc.:" {} +
$ find * -type f -exec sed -i "s:Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.:Foundation, Inc.:" {} +
$ find * -type f
-a \! -name \*.patch \
-a \! -name \*_shipped \
-a \! -name LICENSE_GPL \
-a \! -name LGPL.txt \
-a \! -name COPYING \
-a \! -name DISCLAIMER \
-exec sed -i "/Foundation, Inc./ N;s:Foundation, Inc.* USA\.* *:Foundation, Inc. :;s:Foundation, Inc. $:Foundation, Inc.:" {} +
Change-Id: Icc968a5a5f3a5df8d32b940f9cdb35350654bef9
Signed-off-by: Patrick Georgi <pgeorgi@chromium.org>
Reviewed-on: http://review.coreboot.org/9233
Tested-by: build bot (Jenkins)
Reviewed-by: Vladimir Serbinenko <phcoder@gmail.com>
2015-03-26 15:17:45 +01:00
|
|
|
* Foundation, Inc.
|
2014-05-01 01:36:13 +02:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <arch/acpi.h>
|
|
|
|
#include <arch/acpigen.h>
|
|
|
|
#include <arch/io.h>
|
|
|
|
#include <arch/smp/mpspec.h>
|
|
|
|
#include <cbmem.h>
|
|
|
|
#include <console/console.h>
|
|
|
|
#include <cpu/x86/smm.h>
|
|
|
|
#include <console/console.h>
|
|
|
|
#include <types.h>
|
|
|
|
#include <string.h>
|
|
|
|
#include <arch/cpu.h>
|
|
|
|
#include <cpu/x86/msr.h>
|
|
|
|
#include <cpu/x86/tsc.h>
|
|
|
|
#include <cpu/intel/turbo.h>
|
|
|
|
#include <ec/google/chromeec/ec.h>
|
|
|
|
#include <vendorcode/google/chromeos/gnvs.h>
|
2014-10-20 22:46:39 +02:00
|
|
|
#include <soc/acpi.h>
|
|
|
|
#include <soc/cpu.h>
|
|
|
|
#include <soc/iomap.h>
|
|
|
|
#include <soc/lpc.h>
|
|
|
|
#include <soc/msr.h>
|
|
|
|
#include <soc/pci_devs.h>
|
|
|
|
#include <soc/pm.h>
|
|
|
|
#include <soc/intel/broadwell/chip.h>
|
2014-05-01 01:36:13 +02:00
|
|
|
|
|
|
|
/*
|
2014-12-07 22:58:18 +01:00
|
|
|
* List of supported C-states in this processor. Only the ULT parts support C8,
|
2014-05-01 01:36:13 +02:00
|
|
|
* C9, and C10.
|
|
|
|
*/
|
|
|
|
enum {
|
|
|
|
C_STATE_C0, /* 0 */
|
|
|
|
C_STATE_C1, /* 1 */
|
|
|
|
C_STATE_C1E, /* 2 */
|
|
|
|
C_STATE_C3, /* 3 */
|
|
|
|
C_STATE_C6_SHORT_LAT, /* 4 */
|
|
|
|
C_STATE_C6_LONG_LAT, /* 5 */
|
|
|
|
C_STATE_C7_SHORT_LAT, /* 6 */
|
|
|
|
C_STATE_C7_LONG_LAT, /* 7 */
|
|
|
|
C_STATE_C7S_SHORT_LAT, /* 8 */
|
|
|
|
C_STATE_C7S_LONG_LAT, /* 9 */
|
|
|
|
C_STATE_C8, /* 10 */
|
|
|
|
C_STATE_C9, /* 11 */
|
|
|
|
C_STATE_C10, /* 12 */
|
|
|
|
NUM_C_STATES
|
|
|
|
};
|
|
|
|
|
|
|
|
#define MWAIT_RES(state, sub_state) \
|
|
|
|
{ \
|
|
|
|
.addrl = (((state) << 4) | (sub_state)), \
|
|
|
|
.space_id = ACPI_ADDRESS_SPACE_FIXED, \
|
|
|
|
.bit_width = ACPI_FFIXEDHW_VENDOR_INTEL, \
|
|
|
|
.bit_offset = ACPI_FFIXEDHW_CLASS_MWAIT, \
|
|
|
|
.access_size = ACPI_FFIXEDHW_FLAG_HW_COORD, \
|
|
|
|
}
|
|
|
|
|
|
|
|
static acpi_cstate_t cstate_map[NUM_C_STATES] = {
|
|
|
|
[C_STATE_C0] = { },
|
|
|
|
[C_STATE_C1] = {
|
|
|
|
.latency = 0,
|
|
|
|
.power = 1000,
|
|
|
|
.resource = MWAIT_RES(0,0),
|
|
|
|
},
|
|
|
|
[C_STATE_C1E] = {
|
|
|
|
.latency = 0,
|
|
|
|
.power = 1000,
|
|
|
|
.resource = MWAIT_RES(0,1),
|
|
|
|
},
|
|
|
|
[C_STATE_C3] = {
|
|
|
|
.latency = C_STATE_LATENCY_FROM_LAT_REG(0),
|
|
|
|
.power = 900,
|
|
|
|
.resource = MWAIT_RES(1, 0),
|
|
|
|
},
|
|
|
|
[C_STATE_C6_SHORT_LAT] = {
|
|
|
|
.latency = C_STATE_LATENCY_FROM_LAT_REG(1),
|
|
|
|
.power = 800,
|
|
|
|
.resource = MWAIT_RES(2, 0),
|
|
|
|
},
|
|
|
|
[C_STATE_C6_LONG_LAT] = {
|
|
|
|
.latency = C_STATE_LATENCY_FROM_LAT_REG(2),
|
|
|
|
.power = 800,
|
|
|
|
.resource = MWAIT_RES(2, 1),
|
|
|
|
},
|
|
|
|
[C_STATE_C7_SHORT_LAT] = {
|
|
|
|
.latency = C_STATE_LATENCY_FROM_LAT_REG(1),
|
|
|
|
.power = 700,
|
|
|
|
.resource = MWAIT_RES(3, 0),
|
|
|
|
},
|
|
|
|
[C_STATE_C7_LONG_LAT] = {
|
|
|
|
.latency = C_STATE_LATENCY_FROM_LAT_REG(2),
|
|
|
|
.power = 700,
|
|
|
|
.resource = MWAIT_RES(3, 1),
|
|
|
|
},
|
|
|
|
[C_STATE_C7S_SHORT_LAT] = {
|
|
|
|
.latency = C_STATE_LATENCY_FROM_LAT_REG(1),
|
|
|
|
.power = 700,
|
|
|
|
.resource = MWAIT_RES(3, 2),
|
|
|
|
},
|
|
|
|
[C_STATE_C7S_LONG_LAT] = {
|
|
|
|
.latency = C_STATE_LATENCY_FROM_LAT_REG(2),
|
|
|
|
.power = 700,
|
|
|
|
.resource = MWAIT_RES(3, 3),
|
|
|
|
},
|
|
|
|
[C_STATE_C8] = {
|
|
|
|
.latency = C_STATE_LATENCY_FROM_LAT_REG(3),
|
|
|
|
.power = 600,
|
|
|
|
.resource = MWAIT_RES(4, 0),
|
|
|
|
},
|
|
|
|
[C_STATE_C9] = {
|
|
|
|
.latency = C_STATE_LATENCY_FROM_LAT_REG(4),
|
|
|
|
.power = 500,
|
|
|
|
.resource = MWAIT_RES(5, 0),
|
|
|
|
},
|
|
|
|
[C_STATE_C10] = {
|
|
|
|
.latency = C_STATE_LATENCY_FROM_LAT_REG(5),
|
|
|
|
.power = 400,
|
|
|
|
.resource = MWAIT_RES(6, 0),
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static int cstate_set_s0ix[3] = {
|
|
|
|
C_STATE_C1E,
|
|
|
|
C_STATE_C7S_LONG_LAT,
|
|
|
|
C_STATE_C10
|
|
|
|
};
|
|
|
|
|
|
|
|
static int cstate_set_non_s0ix[3] = {
|
|
|
|
C_STATE_C1E,
|
|
|
|
C_STATE_C3,
|
|
|
|
C_STATE_C7S_LONG_LAT
|
|
|
|
};
|
|
|
|
|
|
|
|
static int get_cores_per_package(void)
|
|
|
|
{
|
|
|
|
struct cpuinfo_x86 c;
|
|
|
|
struct cpuid_result result;
|
|
|
|
int cores = 1;
|
|
|
|
|
|
|
|
get_fms(&c, cpuid_eax(1));
|
|
|
|
if (c.x86 != 6)
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
result = cpuid_ext(0xb, 1);
|
|
|
|
cores = result.ebx & 0xff;
|
|
|
|
|
|
|
|
return cores;
|
|
|
|
}
|
|
|
|
|
|
|
|
void acpi_init_gnvs(global_nvs_t *gnvs)
|
|
|
|
{
|
|
|
|
/* Set unknown wake source */
|
|
|
|
gnvs->pm1i = -1;
|
|
|
|
|
|
|
|
/* CPU core count */
|
|
|
|
gnvs->pcnt = dev_count_cpu();
|
|
|
|
|
|
|
|
#if CONFIG_CONSOLE_CBMEM
|
|
|
|
/* Update the mem console pointer. */
|
|
|
|
gnvs->cbmc = (u32)cbmem_find(CBMEM_ID_CONSOLE);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if CONFIG_CHROMEOS
|
|
|
|
/* Initialize Verified Boot data */
|
|
|
|
chromeos_init_vboot(&(gnvs->chromeos));
|
|
|
|
#if CONFIG_EC_GOOGLE_CHROMEEC
|
|
|
|
gnvs->chromeos.vbt2 = google_ec_running_ro() ?
|
|
|
|
ACTIVE_ECFW_RO : ACTIVE_ECFW_RW;
|
|
|
|
#endif
|
|
|
|
gnvs->chromeos.vbt2 = ACTIVE_ECFW_RO;
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
void acpi_create_intel_hpet(acpi_hpet_t * hpet)
|
|
|
|
{
|
|
|
|
acpi_header_t *header = &(hpet->header);
|
|
|
|
acpi_addr_t *addr = &(hpet->addr);
|
|
|
|
|
|
|
|
memset((void *) hpet, 0, sizeof(acpi_hpet_t));
|
|
|
|
|
|
|
|
/* fill out header fields */
|
|
|
|
memcpy(header->signature, "HPET", 4);
|
|
|
|
memcpy(header->oem_id, OEM_ID, 6);
|
|
|
|
memcpy(header->oem_table_id, ACPI_TABLE_CREATOR, 8);
|
|
|
|
memcpy(header->asl_compiler_id, ASLC, 4);
|
|
|
|
|
|
|
|
header->length = sizeof(acpi_hpet_t);
|
|
|
|
header->revision = 1;
|
|
|
|
|
|
|
|
/* fill out HPET address */
|
|
|
|
addr->space_id = 0; /* Memory */
|
|
|
|
addr->bit_width = 64;
|
|
|
|
addr->bit_offset = 0;
|
|
|
|
addr->addrl = (unsigned long long)HPET_BASE_ADDRESS & 0xffffffff;
|
|
|
|
addr->addrh = (unsigned long long)HPET_BASE_ADDRESS >> 32;
|
|
|
|
|
|
|
|
hpet->id = 0x8086a201; /* Intel */
|
|
|
|
hpet->number = 0x00;
|
|
|
|
hpet->min_tick = 0x0080;
|
|
|
|
|
|
|
|
header->checksum =
|
|
|
|
acpi_checksum((void *) hpet, sizeof(acpi_hpet_t));
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned long acpi_fill_mcfg(unsigned long current)
|
|
|
|
{
|
|
|
|
current += acpi_create_mcfg_mmconfig((acpi_mcfg_mmconfig_t *)current,
|
|
|
|
MCFG_BASE_ADDRESS, 0, 0, 255);
|
|
|
|
return current;
|
|
|
|
}
|
|
|
|
|
|
|
|
void acpi_fill_in_fadt(acpi_fadt_t *fadt)
|
|
|
|
{
|
|
|
|
const uint16_t pmbase = ACPI_BASE_ADDRESS;
|
|
|
|
|
|
|
|
fadt->sci_int = acpi_sci_irq();
|
|
|
|
fadt->smi_cmd = APM_CNT;
|
|
|
|
fadt->acpi_enable = APM_CNT_ACPI_ENABLE;
|
|
|
|
fadt->acpi_disable = APM_CNT_ACPI_DISABLE;
|
|
|
|
fadt->s4bios_req = 0x0;
|
|
|
|
fadt->pstate_cnt = 0;
|
|
|
|
|
|
|
|
fadt->pm1a_evt_blk = pmbase + PM1_STS;
|
|
|
|
fadt->pm1b_evt_blk = 0x0;
|
|
|
|
fadt->pm1a_cnt_blk = pmbase + PM1_CNT;
|
|
|
|
fadt->pm1b_cnt_blk = 0x0;
|
|
|
|
fadt->pm2_cnt_blk = pmbase + PM2_CNT;
|
|
|
|
fadt->pm_tmr_blk = pmbase + PM1_TMR;
|
|
|
|
fadt->gpe0_blk = pmbase + GPE0_STS(0);
|
|
|
|
fadt->gpe1_blk = 0;
|
|
|
|
|
|
|
|
fadt->pm1_evt_len = 4;
|
|
|
|
fadt->pm1_cnt_len = 2;
|
|
|
|
fadt->pm2_cnt_len = 1;
|
|
|
|
fadt->pm_tmr_len = 4;
|
|
|
|
fadt->gpe0_blk_len = 32;
|
|
|
|
fadt->gpe1_blk_len = 0;
|
|
|
|
fadt->gpe1_base = 0;
|
|
|
|
fadt->cst_cnt = 0;
|
|
|
|
fadt->p_lvl2_lat = 1;
|
|
|
|
fadt->p_lvl3_lat = 87;
|
|
|
|
fadt->flush_size = 1024;
|
|
|
|
fadt->flush_stride = 16;
|
|
|
|
fadt->duty_offset = 1;
|
|
|
|
fadt->duty_width = 0;
|
|
|
|
fadt->day_alrm = 0xd;
|
|
|
|
fadt->mon_alrm = 0x00;
|
|
|
|
fadt->century = 0x00;
|
|
|
|
fadt->iapc_boot_arch = ACPI_FADT_LEGACY_DEVICES | ACPI_FADT_8042;
|
|
|
|
|
|
|
|
fadt->flags = ACPI_FADT_WBINVD | ACPI_FADT_C1_SUPPORTED |
|
|
|
|
ACPI_FADT_C2_MP_SUPPORTED | ACPI_FADT_SLEEP_BUTTON |
|
|
|
|
ACPI_FADT_RESET_REGISTER | ACPI_FADT_SEALED_CASE |
|
|
|
|
ACPI_FADT_S4_RTC_WAKE | ACPI_FADT_PLATFORM_CLOCK;
|
|
|
|
|
|
|
|
fadt->reset_reg.space_id = 1;
|
|
|
|
fadt->reset_reg.bit_width = 8;
|
|
|
|
fadt->reset_reg.bit_offset = 0;
|
|
|
|
fadt->reset_reg.resv = 0;
|
|
|
|
fadt->reset_reg.addrl = 0xcf9;
|
|
|
|
fadt->reset_reg.addrh = 0;
|
|
|
|
fadt->reset_value = 6;
|
|
|
|
|
|
|
|
fadt->x_pm1a_evt_blk.space_id = 1;
|
|
|
|
fadt->x_pm1a_evt_blk.bit_width = fadt->pm1_evt_len * 8;
|
|
|
|
fadt->x_pm1a_evt_blk.bit_offset = 0;
|
|
|
|
fadt->x_pm1a_evt_blk.resv = 0;
|
|
|
|
fadt->x_pm1a_evt_blk.addrl = pmbase + PM1_STS;
|
|
|
|
fadt->x_pm1a_evt_blk.addrh = 0x0;
|
|
|
|
|
|
|
|
fadt->x_pm1b_evt_blk.space_id = 1;
|
|
|
|
fadt->x_pm1b_evt_blk.bit_width = 0;
|
|
|
|
fadt->x_pm1b_evt_blk.bit_offset = 0;
|
|
|
|
fadt->x_pm1b_evt_blk.resv = 0;
|
|
|
|
fadt->x_pm1b_evt_blk.addrl = 0x0;
|
|
|
|
fadt->x_pm1b_evt_blk.addrh = 0x0;
|
|
|
|
|
|
|
|
fadt->x_pm1a_cnt_blk.space_id = 1;
|
|
|
|
fadt->x_pm1a_cnt_blk.bit_width = fadt->pm1_cnt_len * 8;
|
|
|
|
fadt->x_pm1a_cnt_blk.bit_offset = 0;
|
|
|
|
fadt->x_pm1a_cnt_blk.resv = 0;
|
|
|
|
fadt->x_pm1a_cnt_blk.addrl = pmbase + PM1_CNT;
|
|
|
|
fadt->x_pm1a_cnt_blk.addrh = 0x0;
|
|
|
|
|
|
|
|
fadt->x_pm1b_cnt_blk.space_id = 1;
|
|
|
|
fadt->x_pm1b_cnt_blk.bit_width = 0;
|
|
|
|
fadt->x_pm1b_cnt_blk.bit_offset = 0;
|
|
|
|
fadt->x_pm1b_cnt_blk.resv = 0;
|
|
|
|
fadt->x_pm1b_cnt_blk.addrl = 0x0;
|
|
|
|
fadt->x_pm1b_cnt_blk.addrh = 0x0;
|
|
|
|
|
|
|
|
fadt->x_pm2_cnt_blk.space_id = 1;
|
|
|
|
fadt->x_pm2_cnt_blk.bit_width = fadt->pm2_cnt_len * 8;
|
|
|
|
fadt->x_pm2_cnt_blk.bit_offset = 0;
|
|
|
|
fadt->x_pm2_cnt_blk.resv = 0;
|
|
|
|
fadt->x_pm2_cnt_blk.addrl = pmbase + PM2_CNT;
|
|
|
|
fadt->x_pm2_cnt_blk.addrh = 0x0;
|
|
|
|
|
|
|
|
fadt->x_pm_tmr_blk.space_id = 1;
|
|
|
|
fadt->x_pm_tmr_blk.bit_width = fadt->pm_tmr_len * 8;
|
|
|
|
fadt->x_pm_tmr_blk.bit_offset = 0;
|
|
|
|
fadt->x_pm_tmr_blk.resv = 0;
|
|
|
|
fadt->x_pm_tmr_blk.addrl = pmbase + PM1_TMR;
|
|
|
|
fadt->x_pm_tmr_blk.addrh = 0x0;
|
|
|
|
|
|
|
|
fadt->x_gpe0_blk.space_id = 0;
|
|
|
|
fadt->x_gpe0_blk.bit_width = 0;
|
|
|
|
fadt->x_gpe0_blk.bit_offset = 0;
|
|
|
|
fadt->x_gpe0_blk.resv = 0;
|
|
|
|
fadt->x_gpe0_blk.addrl = 0;
|
|
|
|
fadt->x_gpe0_blk.addrh = 0;
|
|
|
|
|
|
|
|
fadt->x_gpe1_blk.space_id = 1;
|
|
|
|
fadt->x_gpe1_blk.bit_width = 0;
|
|
|
|
fadt->x_gpe1_blk.bit_offset = 0;
|
|
|
|
fadt->x_gpe1_blk.resv = 0;
|
|
|
|
fadt->x_gpe1_blk.addrl = 0x0;
|
|
|
|
fadt->x_gpe1_blk.addrh = 0x0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static acpi_tstate_t tss_table_fine[] = {
|
|
|
|
{ 100, 1000, 0, 0x00, 0 },
|
|
|
|
{ 94, 940, 0, 0x1f, 0 },
|
|
|
|
{ 88, 880, 0, 0x1e, 0 },
|
|
|
|
{ 82, 820, 0, 0x1d, 0 },
|
|
|
|
{ 75, 760, 0, 0x1c, 0 },
|
|
|
|
{ 69, 700, 0, 0x1b, 0 },
|
|
|
|
{ 63, 640, 0, 0x1a, 0 },
|
|
|
|
{ 57, 580, 0, 0x19, 0 },
|
|
|
|
{ 50, 520, 0, 0x18, 0 },
|
|
|
|
{ 44, 460, 0, 0x17, 0 },
|
|
|
|
{ 38, 400, 0, 0x16, 0 },
|
|
|
|
{ 32, 340, 0, 0x15, 0 },
|
|
|
|
{ 25, 280, 0, 0x14, 0 },
|
|
|
|
{ 19, 220, 0, 0x13, 0 },
|
|
|
|
{ 13, 160, 0, 0x12, 0 },
|
|
|
|
};
|
|
|
|
|
|
|
|
static acpi_tstate_t tss_table_coarse[] = {
|
|
|
|
{ 100, 1000, 0, 0x00, 0 },
|
|
|
|
{ 88, 875, 0, 0x1f, 0 },
|
|
|
|
{ 75, 750, 0, 0x1e, 0 },
|
|
|
|
{ 63, 625, 0, 0x1d, 0 },
|
|
|
|
{ 50, 500, 0, 0x1c, 0 },
|
|
|
|
{ 38, 375, 0, 0x1b, 0 },
|
|
|
|
{ 25, 250, 0, 0x1a, 0 },
|
|
|
|
{ 13, 125, 0, 0x19, 0 },
|
|
|
|
};
|
|
|
|
|
2014-11-09 03:51:32 +01:00
|
|
|
static void generate_T_state_entries(int core, int cores_per_package)
|
2014-05-01 01:36:13 +02:00
|
|
|
{
|
|
|
|
/* Indicate SW_ALL coordination for T-states */
|
2014-11-09 03:51:32 +01:00
|
|
|
acpigen_write_TSD_package(core, cores_per_package, SW_ALL);
|
2014-05-01 01:36:13 +02:00
|
|
|
|
|
|
|
/* Indicate FFixedHW so OS will use MSR */
|
2014-11-09 03:51:32 +01:00
|
|
|
acpigen_write_empty_PTC();
|
2014-05-01 01:36:13 +02:00
|
|
|
|
|
|
|
/* Set a T-state limit that can be modified in NVS */
|
2014-11-09 03:51:32 +01:00
|
|
|
acpigen_write_TPC("\\TLVL");
|
2014-05-01 01:36:13 +02:00
|
|
|
|
|
|
|
/*
|
|
|
|
* CPUID.(EAX=6):EAX[5] indicates support
|
|
|
|
* for extended throttle levels.
|
|
|
|
*/
|
|
|
|
if (cpuid_eax(6) & (1 << 5))
|
2014-11-09 03:51:32 +01:00
|
|
|
acpigen_write_TSS_package(
|
2014-05-01 01:36:13 +02:00
|
|
|
ARRAY_SIZE(tss_table_fine), tss_table_fine);
|
|
|
|
else
|
2014-11-09 03:51:32 +01:00
|
|
|
acpigen_write_TSS_package(
|
2014-05-01 01:36:13 +02:00
|
|
|
ARRAY_SIZE(tss_table_coarse), tss_table_coarse);
|
|
|
|
}
|
|
|
|
|
2014-11-09 03:51:32 +01:00
|
|
|
static void generate_C_state_entries(void)
|
2014-05-01 01:36:13 +02:00
|
|
|
{
|
|
|
|
device_t dev = SA_DEV_ROOT;
|
|
|
|
config_t *config = dev->chip_info;
|
|
|
|
acpi_cstate_t map[3];
|
|
|
|
int *set;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
if (config->s0ix_enable)
|
|
|
|
set = cstate_set_s0ix;
|
|
|
|
else
|
|
|
|
set = cstate_set_non_s0ix;
|
|
|
|
|
|
|
|
for (i = 0; i < 3; i++) {
|
|
|
|
memcpy(&map[i], &cstate_map[set[i]], sizeof(acpi_cstate_t));
|
|
|
|
map[i].ctype = i + 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Generate C-state tables */
|
2014-11-09 03:51:32 +01:00
|
|
|
acpigen_write_CST_package(map, ARRAY_SIZE(map));
|
2014-05-01 01:36:13 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static int calculate_power(int tdp, int p1_ratio, int ratio)
|
|
|
|
{
|
|
|
|
u32 m;
|
|
|
|
u32 power;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* M = ((1.1 - ((p1_ratio - ratio) * 0.00625)) / 1.1) ^ 2
|
|
|
|
*
|
|
|
|
* Power = (ratio / p1_ratio) * m * tdp
|
|
|
|
*/
|
|
|
|
|
|
|
|
m = (110000 - ((p1_ratio - ratio) * 625)) / 11;
|
|
|
|
m = (m * m) / 1000;
|
|
|
|
|
|
|
|
power = ((ratio * 100000 / p1_ratio) / 100);
|
|
|
|
power *= (m / 100) * (tdp / 1000);
|
|
|
|
power /= 1000;
|
|
|
|
|
|
|
|
return (int)power;
|
|
|
|
}
|
|
|
|
|
2014-11-09 03:29:30 +01:00
|
|
|
static void generate_P_state_entries(int core, int cores_per_package)
|
2014-05-01 01:36:13 +02:00
|
|
|
{
|
|
|
|
int ratio_min, ratio_max, ratio_turbo, ratio_step;
|
|
|
|
int coord_type, power_max, power_unit, num_entries;
|
|
|
|
int ratio, power, clock, clock_max;
|
|
|
|
msr_t msr;
|
|
|
|
|
|
|
|
/* Determine P-state coordination type from MISC_PWR_MGMT[0] */
|
|
|
|
msr = rdmsr(MSR_MISC_PWR_MGMT);
|
|
|
|
if (msr.lo & MISC_PWR_MGMT_EIST_HW_DIS)
|
|
|
|
coord_type = SW_ANY;
|
|
|
|
else
|
|
|
|
coord_type = HW_ALL;
|
|
|
|
|
|
|
|
/* Get bus ratio limits and calculate clock speeds */
|
|
|
|
msr = rdmsr(MSR_PLATFORM_INFO);
|
|
|
|
ratio_min = (msr.hi >> (40-32)) & 0xff; /* Max Efficiency Ratio */
|
|
|
|
|
|
|
|
/* Determine if this CPU has configurable TDP */
|
|
|
|
if (cpu_config_tdp_levels()) {
|
|
|
|
/* Set max ratio to nominal TDP ratio */
|
|
|
|
msr = rdmsr(MSR_CONFIG_TDP_NOMINAL);
|
|
|
|
ratio_max = msr.lo & 0xff;
|
|
|
|
} else {
|
|
|
|
/* Max Non-Turbo Ratio */
|
|
|
|
ratio_max = (msr.lo >> 8) & 0xff;
|
|
|
|
}
|
|
|
|
clock_max = ratio_max * CPU_BCLK;
|
|
|
|
|
|
|
|
/* Calculate CPU TDP in mW */
|
|
|
|
msr = rdmsr(MSR_PKG_POWER_SKU_UNIT);
|
|
|
|
power_unit = 2 << ((msr.lo & 0xf) - 1);
|
|
|
|
msr = rdmsr(MSR_PKG_POWER_SKU);
|
|
|
|
power_max = ((msr.lo & 0x7fff) / power_unit) * 1000;
|
|
|
|
|
|
|
|
/* Write _PCT indicating use of FFixedHW */
|
2014-11-09 03:29:30 +01:00
|
|
|
acpigen_write_empty_PCT();
|
2014-05-01 01:36:13 +02:00
|
|
|
|
|
|
|
/* Write _PPC with no limit on supported P-state */
|
2014-11-09 03:29:30 +01:00
|
|
|
acpigen_write_PPC_NVS();
|
2014-05-01 01:36:13 +02:00
|
|
|
|
|
|
|
/* Write PSD indicating configured coordination type */
|
2014-11-09 03:29:30 +01:00
|
|
|
acpigen_write_PSD_package(core, 1, coord_type);
|
2014-05-01 01:36:13 +02:00
|
|
|
|
|
|
|
/* Add P-state entries in _PSS table */
|
2014-11-09 03:29:30 +01:00
|
|
|
acpigen_write_name("_PSS");
|
2014-05-01 01:36:13 +02:00
|
|
|
|
|
|
|
/* Determine ratio points */
|
|
|
|
ratio_step = PSS_RATIO_STEP;
|
|
|
|
num_entries = (ratio_max - ratio_min) / ratio_step;
|
|
|
|
while (num_entries > PSS_MAX_ENTRIES-1) {
|
|
|
|
ratio_step <<= 1;
|
|
|
|
num_entries >>= 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* P[T] is Turbo state if enabled */
|
|
|
|
if (get_turbo_state() == TURBO_ENABLED) {
|
|
|
|
/* _PSS package count including Turbo */
|
2014-11-09 03:29:30 +01:00
|
|
|
acpigen_write_package(num_entries + 2);
|
2014-05-01 01:36:13 +02:00
|
|
|
|
|
|
|
msr = rdmsr(MSR_TURBO_RATIO_LIMIT);
|
|
|
|
ratio_turbo = msr.lo & 0xff;
|
|
|
|
|
|
|
|
/* Add entry for Turbo ratio */
|
2014-11-09 03:29:30 +01:00
|
|
|
acpigen_write_PSS_package(
|
2014-05-01 01:36:13 +02:00
|
|
|
clock_max + 1, /*MHz*/
|
|
|
|
power_max, /*mW*/
|
|
|
|
PSS_LATENCY_TRANSITION, /*lat1*/
|
|
|
|
PSS_LATENCY_BUSMASTER, /*lat2*/
|
|
|
|
ratio_turbo << 8, /*control*/
|
|
|
|
ratio_turbo << 8); /*status*/
|
|
|
|
} else {
|
|
|
|
/* _PSS package count without Turbo */
|
2014-11-09 03:29:30 +01:00
|
|
|
acpigen_write_package(num_entries + 1);
|
2014-05-01 01:36:13 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/* First regular entry is max non-turbo ratio */
|
2014-11-09 03:29:30 +01:00
|
|
|
acpigen_write_PSS_package(
|
2014-05-01 01:36:13 +02:00
|
|
|
clock_max, /*MHz*/
|
|
|
|
power_max, /*mW*/
|
|
|
|
PSS_LATENCY_TRANSITION, /*lat1*/
|
|
|
|
PSS_LATENCY_BUSMASTER, /*lat2*/
|
|
|
|
ratio_max << 8, /*control*/
|
|
|
|
ratio_max << 8); /*status*/
|
|
|
|
|
|
|
|
/* Generate the remaining entries */
|
|
|
|
for (ratio = ratio_min + ((num_entries - 1) * ratio_step);
|
|
|
|
ratio >= ratio_min; ratio -= ratio_step) {
|
|
|
|
|
|
|
|
/* Calculate power at this ratio */
|
|
|
|
power = calculate_power(power_max, ratio_max, ratio);
|
|
|
|
clock = ratio * CPU_BCLK;
|
|
|
|
|
2014-11-09 03:29:30 +01:00
|
|
|
acpigen_write_PSS_package(
|
2014-05-01 01:36:13 +02:00
|
|
|
clock, /*MHz*/
|
|
|
|
power, /*mW*/
|
|
|
|
PSS_LATENCY_TRANSITION, /*lat1*/
|
|
|
|
PSS_LATENCY_BUSMASTER, /*lat2*/
|
|
|
|
ratio << 8, /*control*/
|
|
|
|
ratio << 8); /*status*/
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Fix package length */
|
2014-11-09 03:29:30 +01:00
|
|
|
acpigen_pop_len();
|
2014-05-01 01:36:13 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
void generate_cpu_entries(void)
|
|
|
|
{
|
|
|
|
int coreID, cpuID, pcontrol_blk = ACPI_BASE_ADDRESS, plen = 6;
|
|
|
|
int totalcores = dev_count_cpu();
|
|
|
|
int cores_per_package = get_cores_per_package();
|
|
|
|
int numcpus = totalcores/cores_per_package;
|
|
|
|
|
|
|
|
printk(BIOS_DEBUG, "Found %d CPU(s) with %d core(s) each.\n",
|
|
|
|
numcpus, cores_per_package);
|
|
|
|
|
|
|
|
for (cpuID=1; cpuID <=numcpus; cpuID++) {
|
|
|
|
for (coreID=1; coreID<=cores_per_package; coreID++) {
|
|
|
|
if (coreID>1) {
|
|
|
|
pcontrol_blk = 0;
|
|
|
|
plen = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Generate processor \_PR.CPUx */
|
2014-11-09 03:29:30 +01:00
|
|
|
acpigen_write_processor(
|
2014-05-01 01:36:13 +02:00
|
|
|
(cpuID-1)*cores_per_package+coreID-1,
|
|
|
|
pcontrol_blk, plen);
|
|
|
|
|
|
|
|
/* Generate P-state tables */
|
2014-11-09 03:29:30 +01:00
|
|
|
generate_P_state_entries(
|
2014-05-01 01:36:13 +02:00
|
|
|
coreID-1, cores_per_package);
|
|
|
|
|
|
|
|
/* Generate C-state tables */
|
2014-11-09 03:29:30 +01:00
|
|
|
generate_C_state_entries();
|
2014-05-01 01:36:13 +02:00
|
|
|
|
|
|
|
/* Generate T-state tables */
|
2014-11-09 03:29:30 +01:00
|
|
|
generate_T_state_entries(
|
2014-05-01 01:36:13 +02:00
|
|
|
cpuID-1, cores_per_package);
|
|
|
|
|
2014-11-09 03:29:30 +01:00
|
|
|
acpigen_pop_len();
|
2014-05-01 01:36:13 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned long acpi_madt_irq_overrides(unsigned long current)
|
|
|
|
{
|
|
|
|
int sci = acpi_sci_irq();
|
|
|
|
acpi_madt_irqoverride_t *irqovr;
|
|
|
|
uint16_t flags = MP_IRQ_TRIGGER_LEVEL;
|
|
|
|
|
|
|
|
/* INT_SRC_OVR */
|
|
|
|
irqovr = (void *)current;
|
|
|
|
current += acpi_create_madt_irqoverride(irqovr, 0, 0, 2, 0);
|
|
|
|
|
|
|
|
if (sci >= 20)
|
|
|
|
flags |= MP_IRQ_POLARITY_LOW;
|
|
|
|
else
|
|
|
|
flags |= MP_IRQ_POLARITY_HIGH;
|
|
|
|
|
|
|
|
/* SCI */
|
|
|
|
irqovr = (void *)current;
|
|
|
|
current += acpi_create_madt_irqoverride(irqovr, 0, sci, sci, flags);
|
|
|
|
|
|
|
|
return current;
|
|
|
|
}
|