Revert "soc/intel/{tgl,adl}: Hook up D3ColdEnable UPD to D3COLD_SUPPORT"

This reverts commit 6bfca1b689.

Reason for revert: dependency for revert CB:73903

Change-Id: I56bab4d85d04e90cacfe77db59d0cde6a8a75949
Signed-off-by: Michael Niewöhner <foss@mniewoehner.de>
Reviewed-on: https://review.coreboot.org/c/coreboot/+/73902
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Felix Singer <felixsinger@posteo.net>
This commit is contained in:
Michael Niewöhner 2023-04-07 17:05:49 +00:00 committed by Felix Singer
parent 7c722ce179
commit 076f86125f
5 changed files with 6 additions and 5 deletions

View File

@ -9,9 +9,9 @@ config BOARD_PRODRIVE_ATLAS_BASEBOARD
select MAINBOARD_HAS_TPM2 select MAINBOARD_HAS_TPM2
select MAINBOARD_USES_IFD_EC_REGION select MAINBOARD_USES_IFD_EC_REGION
select MEMORY_MAPPED_TPM select MEMORY_MAPPED_TPM
select NO_S0IX_SUPPORT
select PCIEXP_SUPPORT_RESIZABLE_BARS select PCIEXP_SUPPORT_RESIZABLE_BARS
select SOC_INTEL_ALDERLAKE_PCH_P select SOC_INTEL_ALDERLAKE_PCH_P
select SOC_INTEL_ALDERLAKE_S3
if BOARD_PRODRIVE_ATLAS_BASEBOARD if BOARD_PRODRIVE_ATLAS_BASEBOARD

View File

@ -10,7 +10,6 @@ config BOARD_STARLABS_STARBOOK_SERIES
select INTEL_GMA_HAVE_VBT select INTEL_GMA_HAVE_VBT
select INTEL_LPSS_UART_FOR_CONSOLE select INTEL_LPSS_UART_FOR_CONSOLE
select MAINBOARD_HAS_TPM2 select MAINBOARD_HAS_TPM2
select NO_S0IX_SUPPORT
select NO_UART_ON_SUPERIO select NO_UART_ON_SUPERIO
select SOC_INTEL_COMMON_BLOCK_HDA_VERB select SOC_INTEL_COMMON_BLOCK_HDA_VERB
select SYSTEM_TYPE_LAPTOP select SYSTEM_TYPE_LAPTOP
@ -49,6 +48,7 @@ config BOARD_STARLABS_STARBOOK_TGL
select SOC_INTEL_COMMON_BLOCK_TCSS select SOC_INTEL_COMMON_BLOCK_TCSS
select SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES select SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
select SOC_INTEL_TIGERLAKE select SOC_INTEL_TIGERLAKE
select SOC_INTEL_TIGERLAKE_S3
select SPI_FLASH_WINBOND select SPI_FLASH_WINBOND
select TPM_MEASURED_BOOT select TPM_MEASURED_BOOT
@ -62,6 +62,7 @@ config BOARD_STARLABS_STARBOOK_ADL
select MEMORY_MAPPED_TPM select MEMORY_MAPPED_TPM
select SOC_INTEL_ALDERLAKE select SOC_INTEL_ALDERLAKE
select SOC_INTEL_ALDERLAKE_PCH_P select SOC_INTEL_ALDERLAKE_PCH_P
select SOC_INTEL_ALDERLAKE_S3
select SPI_FLASH_WINBOND select SPI_FLASH_WINBOND
select TPM_MEASURED_BOOT select TPM_MEASURED_BOOT
select PCIEXP_SUPPORT_RESIZABLE_BARS select PCIEXP_SUPPORT_RESIZABLE_BARS

View File

@ -19,6 +19,7 @@ chip soc/intel/tigerlake
register "CnviBtAudioOffload" = "1" register "CnviBtAudioOffload" = "1"
register "enable_c6dram" = "1" register "enable_c6dram" = "1"
register "SaGv" = "SaGv_Enabled" register "SaGv" = "SaGv_Enabled"
register "TcssD3ColdDisable" = "1"
# FSP Silicon # FSP Silicon
# Serial I/O # Serial I/O

View File

@ -648,7 +648,7 @@ static void fill_fsps_tcss_params(FSP_S_CONFIG *s_cfg,
/* D3Hot and D3Cold for TCSS */ /* D3Hot and D3Cold for TCSS */
s_cfg->D3HotEnable = !config->tcss_d3_hot_disable; s_cfg->D3HotEnable = !config->tcss_d3_hot_disable;
s_cfg->D3ColdEnable = CONFIG(D3COLD_SUPPORT) && !config->tcss_d3_cold_disable; s_cfg->D3ColdEnable = !CONFIG(SOC_INTEL_ALDERLAKE_S3) && !config->tcss_d3_cold_disable;
s_cfg->UsbTcPortEn = 0; s_cfg->UsbTcPortEn = 0;
for (int i = 0; i < MAX_TYPE_C_PORTS; i++) { for (int i = 0; i < MAX_TYPE_C_PORTS; i++) {

View File

@ -323,12 +323,11 @@ void platform_fsp_silicon_init_params_cb(FSPS_UPD *supd)
/* D3Hot and D3Cold for TCSS */ /* D3Hot and D3Cold for TCSS */
params->D3HotEnable = !config->TcssD3HotDisable; params->D3HotEnable = !config->TcssD3HotDisable;
cpu_id = cpu_get_cpuid(); cpu_id = cpu_get_cpuid();
if (cpu_id == CPUID_TIGERLAKE_A0) if (cpu_id == CPUID_TIGERLAKE_A0)
params->D3ColdEnable = 0; params->D3ColdEnable = 0;
else else
params->D3ColdEnable = CONFIG(D3COLD_SUPPORT); params->D3ColdEnable = !config->TcssD3ColdDisable;
params->UsbTcPortEn = config->UsbTcPortEn; params->UsbTcPortEn = config->UsbTcPortEn;
params->TcssAuxOri = config->TcssAuxOri; params->TcssAuxOri = config->TcssAuxOri;