coreboot-kgpe-d16/src/northbridge/intel
Duncan Laurie e8179b5138 Add ddr3lv_support flag to pei_data structure
This will enable DDR3 1.35V support for memory training in
the reference code.  It requires the board to be setup for
1.35V with whatever board-specific GPIOs are available.

Change-Id: I14e4686c20f9610f90678e6e3bece8ba80d8621a
Signed-off-by: Duncan Laurie <dlaurie@chromium.org>
Reviewed-on: http://review.coreboot.org/1825
Tested-by: build bot (Jenkins)
Reviewed-by: Martin Roth <martin@se-eng.com>
Reviewed-by: Ronald G. Minnich <rminnich@gmail.com>
2012-11-14 05:38:17 +01:00
..
e7501 Remove chip.h files without config structure 2012-10-07 12:55:04 +02:00
e7505 Fix some issues with new "reference" toolchain 2012-11-02 18:06:49 +01:00
e7520 Auto-declare chip_operations 2012-08-22 05:06:41 +02:00
e7525 Auto-declare chip_operations 2012-08-22 05:06:41 +02:00
i440bx Remove chip.h files without config structure 2012-10-07 12:55:04 +02:00
i440lx Remove chip.h files without config structure 2012-10-07 12:55:04 +02:00
i855 Remove chip.h files without config structure 2012-10-07 12:55:04 +02:00
i945 Remove chip.h files without config structure 2012-10-07 12:55:04 +02:00
i3100 Auto-declare chip_operations 2012-08-22 05:06:41 +02:00
i5000 Remove chip.h files without config structure 2012-10-07 12:55:04 +02:00
i82810 Remove chip.h files without config structure 2012-10-07 12:55:04 +02:00
i82830 Remove chip.h files without config structure 2012-10-07 12:55:04 +02:00
sandybridge Add ddr3lv_support flag to pei_data structure 2012-11-14 05:38:17 +01:00
sch northbridge/sch: move the \n so it reads a little better 2012-10-26 21:55:28 +02:00
Kconfig Add support for Intel Sandybridge CPU (northbridge part) 2012-04-05 20:59:31 +02:00
Makefile.inc Add support for Intel Sandybridge CPU (northbridge part) 2012-04-05 20:59:31 +02:00