2020-05-05 22:49:26 +02:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-or-later */
|
2017-08-02 17:28:17 +02:00
|
|
|
|
2019-08-16 09:37:15 +02:00
|
|
|
#include <arch/romstage.h>
|
2017-08-02 17:28:17 +02:00
|
|
|
#include <cbmem.h>
|
|
|
|
#include <assert.h>
|
2019-08-16 09:37:15 +02:00
|
|
|
#include <cpu/x86/mtrr.h>
|
2019-08-04 18:54:32 +02:00
|
|
|
#include <cpu/x86/smm.h>
|
2017-08-02 17:28:17 +02:00
|
|
|
#include <device/device.h>
|
|
|
|
#include <device/pci_def.h>
|
|
|
|
#include <device/pci_ops.h>
|
|
|
|
#include <soc/pci_devs.h>
|
|
|
|
#include <soc/systemagent.h>
|
|
|
|
|
|
|
|
/* Returns base of requested region encoded in the system agent. */
|
|
|
|
static inline uintptr_t system_agent_region_base(size_t reg)
|
|
|
|
{
|
2018-06-12 22:06:09 +02:00
|
|
|
#if defined(__SIMPLE_DEVICE__)
|
|
|
|
pci_devfn_t dev = SA_DEV_ROOT;
|
|
|
|
#else
|
2019-07-12 12:10:19 +02:00
|
|
|
struct device *dev = pcidev_path_on_root(SA_DEVFN_ROOT);
|
2018-06-12 22:06:09 +02:00
|
|
|
#endif
|
2017-08-02 17:28:17 +02:00
|
|
|
/* All regions concerned for have 1 MiB alignment. */
|
|
|
|
return ALIGN_DOWN(pci_read_config32(dev, reg), 1 * MiB);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uintptr_t smm_region_start(void)
|
|
|
|
{
|
|
|
|
return system_agent_region_base(TSEGMB);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline size_t smm_region_size(void)
|
|
|
|
{
|
|
|
|
return system_agent_region_base(TOLUD) - smm_region_start();
|
|
|
|
}
|
|
|
|
|
2019-08-05 14:10:18 +02:00
|
|
|
void smm_region(uintptr_t *start, size_t *size)
|
2017-08-02 17:28:17 +02:00
|
|
|
{
|
2019-08-05 14:10:18 +02:00
|
|
|
*start = smm_region_start();
|
2017-08-02 17:28:17 +02:00
|
|
|
*size = smm_region_size();
|
|
|
|
}
|
2019-08-16 09:37:15 +02:00
|
|
|
|
|
|
|
void fill_postcar_frame(struct postcar_frame *pcf)
|
|
|
|
{
|
|
|
|
uintptr_t top_of_ram;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We need to make sure ramstage will be run cached. At this point exact
|
|
|
|
* location of ramstage in cbmem is not known. Instruct postcar to cache
|
|
|
|
* 16 megs under cbmem top which is a safe bet to cover ramstage.
|
|
|
|
*/
|
|
|
|
top_of_ram = (uintptr_t)cbmem_top();
|
|
|
|
postcar_frame_add_mtrr(pcf, top_of_ram - 16 * MiB, 16 * MiB,
|
|
|
|
MTRR_TYPE_WRBACK);
|
|
|
|
|
2019-09-10 12:21:17 +02:00
|
|
|
/* Cache the TSEG region */
|
|
|
|
postcar_enable_tseg_cache(pcf);
|
2019-08-16 09:37:15 +02:00
|
|
|
}
|