2020-04-05 15:46:41 +02:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
2013-10-22 05:32:00 +02:00
|
|
|
|
|
|
|
#include <arch/io.h>
|
2019-03-03 07:01:05 +01:00
|
|
|
#include <device/mmio.h>
|
2020-07-07 18:16:35 +02:00
|
|
|
#include <console/console.h>
|
2013-10-22 05:32:00 +02:00
|
|
|
#include <cpu/x86/smm.h>
|
2019-08-14 04:41:41 +02:00
|
|
|
#include <cpu/intel/smm_reloc.h>
|
2020-07-07 18:16:35 +02:00
|
|
|
#include <device/device.h>
|
|
|
|
#include <device/pci.h>
|
2014-10-08 01:42:17 +02:00
|
|
|
#include <soc/iomap.h>
|
2020-07-07 18:27:30 +02:00
|
|
|
#include <soc/pm.h>
|
2014-10-08 01:42:17 +02:00
|
|
|
#include <soc/smm.h>
|
2013-10-22 05:32:00 +02:00
|
|
|
|
2014-02-22 21:26:55 +01:00
|
|
|
/* Save settings which will be committed in SMI functions. */
|
|
|
|
static uint32_t smm_save_params[SMM_SAVE_PARAM_COUNT];
|
2013-11-11 19:09:28 +01:00
|
|
|
|
2019-08-14 04:41:41 +02:00
|
|
|
void smm_southcluster_save_param(int param, uint32_t data)
|
2013-11-11 19:09:28 +01:00
|
|
|
{
|
2014-02-22 21:26:55 +01:00
|
|
|
smm_save_params[param] = data;
|
2013-11-11 19:09:28 +01:00
|
|
|
}
|
|
|
|
|
2019-08-14 04:41:41 +02:00
|
|
|
void smm_southbridge_clear_state(void)
|
2013-10-22 05:32:00 +02:00
|
|
|
{
|
|
|
|
uint32_t smi_en;
|
|
|
|
|
|
|
|
/* Log events from chipset before clearing */
|
2019-11-06 11:07:05 +01:00
|
|
|
if (CONFIG(ELOG))
|
|
|
|
southcluster_log_state();
|
2013-10-22 05:32:00 +02:00
|
|
|
|
|
|
|
printk(BIOS_DEBUG, "Initializing Southbridge SMI...");
|
|
|
|
printk(BIOS_SPEW, " pmbase = 0x%04x\n", get_pmbase());
|
|
|
|
|
|
|
|
smi_en = inl(get_pmbase() + SMI_EN);
|
|
|
|
if (smi_en & APMC_EN) {
|
|
|
|
printk(BIOS_INFO, "SMI# handler already enabled?\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Dump and clear status registers */
|
|
|
|
clear_smi_status();
|
|
|
|
clear_pm1_status();
|
|
|
|
clear_tco_status();
|
|
|
|
clear_gpe_status();
|
2013-11-11 21:45:27 +01:00
|
|
|
clear_alt_status();
|
2014-01-09 18:17:37 +01:00
|
|
|
clear_pmc_status();
|
2013-10-22 05:32:00 +02:00
|
|
|
}
|
|
|
|
|
2019-08-14 04:41:41 +02:00
|
|
|
static void smm_southcluster_route_gpios(void)
|
2013-11-11 19:09:28 +01:00
|
|
|
{
|
2020-07-07 17:25:38 +02:00
|
|
|
void *gpio_rout = (void *)(PMC_BASE_ADDRESS + GPIO_ROUT);
|
2013-11-11 19:09:28 +01:00
|
|
|
const unsigned short alt_gpio_smi = ACPI_BASE_ADDRESS + ALT_GPIO_SMI;
|
|
|
|
uint32_t alt_gpio_reg = 0;
|
2014-02-22 21:26:55 +01:00
|
|
|
uint32_t route_reg = smm_save_params[SMM_SAVE_PARAM_GPIO_ROUTE];
|
2013-11-11 19:09:28 +01:00
|
|
|
int i;
|
|
|
|
|
|
|
|
printk(BIOS_DEBUG, "GPIO_ROUT = %08x\n", route_reg);
|
|
|
|
|
|
|
|
/* Start the routing for the specific gpios. */
|
|
|
|
write32(gpio_rout, route_reg);
|
|
|
|
|
|
|
|
/* Enable SMIs for the gpios that are set to trigger the SMI. */
|
|
|
|
for (i = 0; i < 16; i++) {
|
2020-07-07 18:16:35 +02:00
|
|
|
if ((route_reg & ROUTE_MASK) == ROUTE_SMI)
|
2013-11-11 19:09:28 +01:00
|
|
|
alt_gpio_reg |= (1 << i);
|
2020-07-07 18:16:35 +02:00
|
|
|
|
2013-11-11 19:09:28 +01:00
|
|
|
route_reg >>= 2;
|
|
|
|
}
|
|
|
|
printk(BIOS_DEBUG, "ALT_GPIO_SMI = %08x\n", alt_gpio_reg);
|
|
|
|
|
|
|
|
outl(alt_gpio_reg, alt_gpio_smi);
|
|
|
|
}
|
|
|
|
|
2020-06-10 11:44:03 +02:00
|
|
|
static void smm_southbridge_enable(uint16_t pm1_events)
|
2013-10-22 05:32:00 +02:00
|
|
|
{
|
2013-11-11 19:09:28 +01:00
|
|
|
|
2013-10-22 05:32:00 +02:00
|
|
|
printk(BIOS_DEBUG, "Enabling SMIs.\n");
|
2014-02-22 21:26:55 +01:00
|
|
|
if (!smm_save_params[SMM_SAVE_PARAM_PCIE_WAKE_ENABLE])
|
|
|
|
pm1_events |= PCIEXPWAK_DIS;
|
2020-07-07 17:17:51 +02:00
|
|
|
|
2014-02-22 21:26:55 +01:00
|
|
|
enable_pm1(pm1_events);
|
2013-10-22 05:32:00 +02:00
|
|
|
disable_gpe(PME_B0_EN);
|
|
|
|
|
2013-11-11 19:09:28 +01:00
|
|
|
/* Set up the GPIO route. */
|
2019-08-14 04:41:41 +02:00
|
|
|
smm_southcluster_route_gpios();
|
2013-11-11 19:09:28 +01:00
|
|
|
|
2020-07-07 17:17:51 +02:00
|
|
|
/*
|
|
|
|
* Enable SMI generation:
|
2013-10-22 05:32:00 +02:00
|
|
|
* - on APMC writes (io 0xb2)
|
|
|
|
* - on writes to SLP_EN (sleep states)
|
|
|
|
* - on writes to GBL_RLS (bios commands)
|
|
|
|
* No SMIs:
|
2014-01-09 17:44:06 +01:00
|
|
|
* - on TCO events
|
2013-10-22 05:32:00 +02:00
|
|
|
* - on microcontroller writes (io 0x62/0x66)
|
|
|
|
*/
|
2014-01-09 17:44:06 +01:00
|
|
|
enable_smi(APMC_EN | SLP_SMI_EN | GBL_SMI_EN | EOS);
|
2013-10-22 05:32:00 +02:00
|
|
|
}
|
|
|
|
|
2020-06-10 11:44:03 +02:00
|
|
|
void global_smi_enable(void)
|
|
|
|
{
|
|
|
|
smm_southbridge_enable(PWRBTN_EN | GBL_EN);
|
|
|
|
}
|