2011-01-20 05:45:48 +01:00
|
|
|
/*
|
|
|
|
* This file is part of the coreboot project.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2010 Advanced Micro Devices, Inc.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; version 2 of the License.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
2013-02-23 18:37:27 +01:00
|
|
|
* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
2011-01-20 05:45:48 +01:00
|
|
|
*/
|
2013-06-11 15:32:01 +02:00
|
|
|
|
|
|
|
// Use simple device model for this file even in ramstage
|
|
|
|
#define __SIMPLE_DEVICE__
|
|
|
|
|
2011-01-20 05:45:48 +01:00
|
|
|
#include <stdint.h>
|
|
|
|
#include <arch/io.h>
|
2014-02-05 12:02:55 +01:00
|
|
|
#include <device/pci_ehci.h>
|
2011-01-20 05:45:48 +01:00
|
|
|
#include <device/pci_def.h>
|
|
|
|
#include "sb800.h"
|
|
|
|
|
2013-08-16 05:34:04 +02:00
|
|
|
#define DEBUGPORT_MISC_CONTROL 0x80
|
2011-01-20 05:45:48 +01:00
|
|
|
|
2013-08-15 15:27:06 +02:00
|
|
|
pci_devfn_t pci_ehci_dbg_dev(unsigned int hcd_idx)
|
2011-01-20 05:45:48 +01:00
|
|
|
{
|
2013-09-16 23:12:05 +02:00
|
|
|
if (hcd_idx==3)
|
|
|
|
return PCI_DEV(0, 0x16, 2);
|
|
|
|
else if (hcd_idx==2)
|
|
|
|
return PCI_DEV(0, 0x13, 2);
|
|
|
|
else
|
|
|
|
return PCI_DEV(0, 0x12, 2);
|
2013-08-15 15:27:06 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
void pci_ehci_dbg_set_port(pci_devfn_t dev, unsigned int port)
|
|
|
|
{
|
|
|
|
u32 base_regs = pci_ehci_base_regs(dev);
|
2011-01-20 05:45:48 +01:00
|
|
|
u32 reg32;
|
|
|
|
|
|
|
|
/* Write the port number to DEBUGPORT_MISC_CONTROL[31:28]. */
|
2013-08-16 05:34:04 +02:00
|
|
|
reg32 = read32(base_regs + DEBUGPORT_MISC_CONTROL);
|
2011-01-20 05:45:48 +01:00
|
|
|
reg32 &= ~(0xf << 28);
|
|
|
|
reg32 |= (port << 28);
|
|
|
|
reg32 |= (1 << 27); /* Enable Debug Port port number remapping. */
|
2013-08-16 05:34:04 +02:00
|
|
|
write32(base_regs + DEBUGPORT_MISC_CONTROL, reg32);
|
2011-01-20 05:45:48 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
|
2013-08-15 15:27:06 +02:00
|
|
|
void pci_ehci_dbg_enable(pci_devfn_t dev, unsigned long base)
|
2011-01-20 05:45:48 +01:00
|
|
|
{
|
2012-12-14 08:58:15 +01:00
|
|
|
/* Enable all of the USB controllers */
|
|
|
|
outb(0xEF, PM_INDEX);
|
|
|
|
outb(0x7F, PM_DATA);
|
|
|
|
|
2013-08-15 15:27:06 +02:00
|
|
|
pci_write_config32(dev, EHCI_BAR_INDEX, base);
|
|
|
|
pci_write_config8(dev, PCI_COMMAND, PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
|
2011-01-20 05:45:48 +01:00
|
|
|
}
|