2008-10-29 05:46:52 +01:00
|
|
|
/*
|
|
|
|
* This file is part of the coreboot project.
|
|
|
|
*
|
2009-01-20 23:53:10 +01:00
|
|
|
* Copyright (C) 2008-2009 coresystems GmbH
|
2008-10-29 05:46:52 +01:00
|
|
|
*
|
2009-03-11 15:54:18 +01:00
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; version 2 of
|
|
|
|
* the License.
|
2008-10-29 05:46:52 +01:00
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <console/console.h>
|
|
|
|
#include <device/device.h>
|
|
|
|
#include <device/pci.h>
|
|
|
|
#include <device/pci_ids.h>
|
2010-02-22 07:09:43 +01:00
|
|
|
#include "i82801gx.h"
|
2008-10-29 05:46:52 +01:00
|
|
|
|
|
|
|
static void pci_init(struct device *dev)
|
|
|
|
{
|
|
|
|
u16 reg16;
|
2009-03-11 15:54:18 +01:00
|
|
|
u8 reg8;
|
2008-10-29 05:46:52 +01:00
|
|
|
|
2009-03-11 15:54:18 +01:00
|
|
|
/* Enable Bus Master */
|
|
|
|
reg16 = pci_read_config16(dev, PCI_COMMAND);
|
|
|
|
reg16 |= PCI_COMMAND_MASTER;
|
|
|
|
pci_write_config16(dev, PCI_COMMAND, reg16);
|
|
|
|
|
|
|
|
/* This device has no interrupt */
|
2010-02-22 07:09:43 +01:00
|
|
|
pci_write_config8(dev, INTR, 0xff);
|
2008-10-29 05:46:52 +01:00
|
|
|
|
2009-03-11 15:54:18 +01:00
|
|
|
/* disable parity error response and SERR */
|
2010-02-22 07:09:43 +01:00
|
|
|
reg16 = pci_read_config16(dev, BCTRL);
|
2008-10-29 05:46:52 +01:00
|
|
|
reg16 &= ~(1 << 0);
|
2009-03-11 15:54:18 +01:00
|
|
|
reg16 &= ~(1 << 1);
|
2010-02-22 07:09:43 +01:00
|
|
|
pci_write_config16(dev, BCTRL, reg16);
|
2008-10-29 05:46:52 +01:00
|
|
|
|
2009-03-11 15:54:18 +01:00
|
|
|
/* Master Latency Count must be set to 0x04! */
|
2010-02-22 07:09:43 +01:00
|
|
|
reg8 = pci_read_config8(dev, SMLT);
|
2009-03-11 15:54:18 +01:00
|
|
|
reg8 &= 0x07;
|
|
|
|
reg8 |= (0x04 << 3);
|
2010-02-22 07:09:43 +01:00
|
|
|
pci_write_config8(dev, SMLT, reg8);
|
2009-03-11 15:54:18 +01:00
|
|
|
|
|
|
|
/* Will this improve throughput of bus masters? */
|
|
|
|
pci_write_config8(dev, PCI_MIN_GNT, 0x06);
|
|
|
|
|
2008-10-29 05:46:52 +01:00
|
|
|
/* Clear errors in status registers */
|
2010-02-22 07:09:43 +01:00
|
|
|
reg16 = pci_read_config16(dev, PSTS);
|
2009-03-11 15:54:18 +01:00
|
|
|
//reg16 |= 0xf900;
|
2010-02-22 07:09:43 +01:00
|
|
|
pci_write_config16(dev, PSTS, reg16);
|
2008-10-29 05:46:52 +01:00
|
|
|
|
2010-02-22 07:09:43 +01:00
|
|
|
reg16 = pci_read_config16(dev, SECSTS);
|
2009-03-11 15:54:18 +01:00
|
|
|
// reg16 |= 0xf900;
|
2010-02-22 07:09:43 +01:00
|
|
|
pci_write_config16(dev, SECSTS, reg16);
|
2008-10-29 05:46:52 +01:00
|
|
|
}
|
|
|
|
|
2009-03-11 15:54:18 +01:00
|
|
|
#undef PCI_BRIDGE_UPDATE_COMMAND
|
2008-10-29 05:46:52 +01:00
|
|
|
static void ich_pci_dev_enable_resources(struct device *dev)
|
|
|
|
{
|
|
|
|
const struct pci_operations *ops;
|
|
|
|
uint16_t command;
|
|
|
|
|
|
|
|
/* Set the subsystem vendor and device id for mainboard devices */
|
|
|
|
ops = ops_pci(dev);
|
|
|
|
if (dev->on_mainboard && ops && ops->set_subsystem) {
|
2011-03-01 20:58:47 +01:00
|
|
|
printk(BIOS_DEBUG, "%s subsystem <- %04x/%04x\n",
|
|
|
|
dev_path(dev), dev->subsystem_vendor,
|
|
|
|
dev->subsystem_device);
|
|
|
|
ops->set_subsystem(dev, dev->subsystem_vendor,
|
|
|
|
dev->subsystem_device);
|
2008-10-29 05:46:52 +01:00
|
|
|
}
|
|
|
|
|
2009-03-11 15:54:18 +01:00
|
|
|
command = pci_read_config16(dev, PCI_COMMAND);
|
|
|
|
command |= dev->command;
|
2009-07-21 23:50:34 +02:00
|
|
|
#ifdef PCI_BRIDGE_UPDATE_COMMAND
|
2009-08-12 18:08:05 +02:00
|
|
|
/* If we write to PCI_COMMAND, on some systems
|
2008-10-29 05:46:52 +01:00
|
|
|
* this will cause the ROM and APICs not being visible
|
|
|
|
* anymore.
|
|
|
|
*/
|
2010-03-22 12:42:32 +01:00
|
|
|
printk(BIOS_DEBUG, "%s cmd <- %02x\n", dev_path(dev), command);
|
2008-10-29 05:46:52 +01:00
|
|
|
pci_write_config16(dev, PCI_COMMAND, command);
|
2009-03-11 15:54:18 +01:00
|
|
|
#else
|
2010-03-22 12:42:32 +01:00
|
|
|
printk(BIOS_DEBUG, "%s cmd <- %02x (NOT WRITTEN!)\n", dev_path(dev), command);
|
2008-10-29 05:46:52 +01:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ich_pci_bus_enable_resources(struct device *dev)
|
|
|
|
{
|
|
|
|
uint16_t ctrl;
|
|
|
|
/* enable IO in command register if there is VGA card
|
|
|
|
* connected with (even it does not claim IO resource)
|
|
|
|
*/
|
2010-06-10 00:41:35 +02:00
|
|
|
if (dev->link_list->bridge_ctrl & PCI_BRIDGE_CTL_VGA)
|
2008-10-29 05:46:52 +01:00
|
|
|
dev->command |= PCI_COMMAND_IO;
|
|
|
|
ctrl = pci_read_config16(dev, PCI_BRIDGE_CONTROL);
|
2010-06-10 00:41:35 +02:00
|
|
|
ctrl |= dev->link_list->bridge_ctrl;
|
2008-10-29 05:46:52 +01:00
|
|
|
ctrl |= (PCI_BRIDGE_CTL_PARITY + PCI_BRIDGE_CTL_SERR); /* error check */
|
2010-03-22 12:42:32 +01:00
|
|
|
printk(BIOS_DEBUG, "%s bridge ctrl <- %04x\n", dev_path(dev), ctrl);
|
2008-10-29 05:46:52 +01:00
|
|
|
pci_write_config16(dev, PCI_BRIDGE_CONTROL, ctrl);
|
|
|
|
|
|
|
|
/* This is the reason we need our own pci_bus_enable_resources */
|
|
|
|
ich_pci_dev_enable_resources(dev);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void set_subsystem(device_t dev, unsigned vendor, unsigned device)
|
|
|
|
{
|
2009-03-11 15:54:18 +01:00
|
|
|
/* NOTE: This is not the default position! */
|
|
|
|
if (!vendor || !device) {
|
|
|
|
pci_write_config32(dev, 0x54,
|
|
|
|
pci_read_config32(dev, PCI_VENDOR_ID));
|
|
|
|
} else {
|
|
|
|
pci_write_config32(dev, 0x54,
|
|
|
|
((device & 0xffff) << 16) | (vendor & 0xffff));
|
|
|
|
}
|
2008-10-29 05:46:52 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static struct pci_operations pci_ops = {
|
|
|
|
.set_subsystem = set_subsystem,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct device_operations device_ops = {
|
|
|
|
.read_resources = pci_bus_read_resources,
|
|
|
|
.set_resources = pci_dev_set_resources,
|
|
|
|
.enable_resources = ich_pci_bus_enable_resources,
|
|
|
|
.init = pci_init,
|
|
|
|
.scan_bus = pci_scan_bridge,
|
|
|
|
.ops_pci = &pci_ops,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Desktop */
|
2008-10-29 14:51:31 +01:00
|
|
|
/* 82801BA/CA/DB/EB/ER/FB/FR/FW/FRW/GB/GR/GDH/HB/IB/6300ESB/i3100 */
|
2008-10-29 05:46:52 +01:00
|
|
|
static const struct pci_driver i82801g_pci __pci_driver = {
|
|
|
|
.ops = &device_ops,
|
2008-10-29 14:51:31 +01:00
|
|
|
.vendor = PCI_VENDOR_ID_INTEL,
|
2008-10-31 19:41:09 +01:00
|
|
|
.device = 0x244e,
|
2008-10-29 05:46:52 +01:00
|
|
|
};
|
|
|
|
|
|
|
|
/* Mobile / Ultra Mobile */
|
2008-10-29 14:51:31 +01:00
|
|
|
/* 82801BAM/CAM/DBL/DBM/FBM/GBM/GHM/GU/HBM/HEM */
|
2008-10-29 05:46:52 +01:00
|
|
|
static const struct pci_driver i82801gmu_pci __pci_driver = {
|
|
|
|
.ops = &device_ops,
|
2008-10-29 14:51:31 +01:00
|
|
|
.vendor = PCI_VENDOR_ID_INTEL,
|
2008-10-31 19:41:09 +01:00
|
|
|
.device = 0x2448,
|
2008-10-29 05:46:52 +01:00
|
|
|
};
|