2007-04-22 21:08:13 +02:00
|
|
|
/*
|
2008-01-18 11:35:56 +01:00
|
|
|
* This file is part of the coreboot project.
|
2007-04-22 21:08:13 +02:00
|
|
|
*
|
|
|
|
* It was originally based on the Linux kernel (drivers/pci/pci.c).
|
|
|
|
*
|
|
|
|
* Modifications are:
|
|
|
|
* Copyright (C) 2003-2004 Linux Networx
|
|
|
|
* (Written by Eric Biederman <ebiederman@lnxi.com> for Linux Networx)
|
|
|
|
* Copyright (C) 2003-2006 Ronald G. Minnich <rminnich@gmail.com>
|
|
|
|
* Copyright (C) 2004-2005 Li-Ta Lo <ollie@lanl.gov>
|
|
|
|
* Copyright (C) 2005-2006 Tyan
|
|
|
|
* (Written by Yinghai Lu <yhlu@tyan.com> for Tyan)
|
|
|
|
* Copyright (C) 2005-2007 Stefan Reinauer <stepan@openbios.org>
|
|
|
|
*/
|
|
|
|
|
2003-04-22 21:02:15 +02:00
|
|
|
/*
|
|
|
|
* PCI Bus Services, see include/linux/pci.h for further explanation.
|
|
|
|
*
|
|
|
|
* Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
|
|
|
|
* David Mosberger-Tang
|
|
|
|
*
|
|
|
|
* Copyright 1997 -- 1999 Martin Mares <mj@atrey.karlin.mff.cuni.cz>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <console/console.h>
|
|
|
|
#include <stdlib.h>
|
|
|
|
#include <stdint.h>
|
|
|
|
#include <bitops.h>
|
|
|
|
#include <string.h>
|
2003-10-02 02:08:42 +02:00
|
|
|
#include <arch/io.h>
|
2003-04-24 08:25:08 +02:00
|
|
|
#include <device/device.h>
|
|
|
|
#include <device/pci.h>
|
|
|
|
#include <device/pci_ids.h>
|
2003-09-02 05:36:25 +02:00
|
|
|
#include <part/hard_reset.h>
|
2003-09-02 01:45:32 +02:00
|
|
|
#include <part/fallback_boot.h>
|
2004-10-14 23:25:53 +02:00
|
|
|
#include <delay.h>
|
2005-07-08 04:49:49 +02:00
|
|
|
#if CONFIG_HYPERTRANSPORT_PLUGIN_SUPPORT == 1
|
|
|
|
#include <device/hypertransport.h>
|
|
|
|
#endif
|
|
|
|
#if CONFIG_PCIX_PLUGIN_SUPPORT == 1
|
|
|
|
#include <device/pcix.h>
|
|
|
|
#endif
|
|
|
|
#if CONFIG_PCIEXP_PLUGIN_SUPPORT == 1
|
|
|
|
#include <device/pciexp.h>
|
|
|
|
#endif
|
|
|
|
#if CONFGI_AGP_PLUGIN_SUPPORT == 1
|
|
|
|
#include <device/agp.h>
|
|
|
|
#endif
|
|
|
|
#if CONFIG_CARDBUS_PLUGIN_SUPPORT == 1
|
|
|
|
#include <device/cardbus.h>
|
|
|
|
#endif
|
2004-10-14 23:25:53 +02:00
|
|
|
|
2005-07-08 04:49:49 +02:00
|
|
|
uint8_t pci_moving_config8(struct device *dev, unsigned reg)
|
2004-10-14 23:25:53 +02:00
|
|
|
{
|
|
|
|
uint8_t value, ones, zeroes;
|
|
|
|
value = pci_read_config8(dev, reg);
|
|
|
|
|
|
|
|
pci_write_config8(dev, reg, 0xff);
|
|
|
|
ones = pci_read_config8(dev, reg);
|
|
|
|
|
|
|
|
pci_write_config8(dev, reg, 0x00);
|
|
|
|
zeroes = pci_read_config8(dev, reg);
|
|
|
|
|
|
|
|
pci_write_config8(dev, reg, value);
|
|
|
|
|
|
|
|
return ones ^ zeroes;
|
|
|
|
}
|
2004-12-23 22:48:01 +01:00
|
|
|
|
2005-07-08 04:49:49 +02:00
|
|
|
uint16_t pci_moving_config16(struct device *dev, unsigned reg)
|
2004-10-14 23:25:53 +02:00
|
|
|
{
|
|
|
|
uint16_t value, ones, zeroes;
|
|
|
|
value = pci_read_config16(dev, reg);
|
|
|
|
|
|
|
|
pci_write_config16(dev, reg, 0xffff);
|
|
|
|
ones = pci_read_config16(dev, reg);
|
|
|
|
|
|
|
|
pci_write_config16(dev, reg, 0x0000);
|
|
|
|
zeroes = pci_read_config16(dev, reg);
|
|
|
|
|
|
|
|
pci_write_config16(dev, reg, value);
|
|
|
|
|
|
|
|
return ones ^ zeroes;
|
|
|
|
}
|
2004-12-27 05:25:41 +01:00
|
|
|
|
2005-07-08 04:49:49 +02:00
|
|
|
uint32_t pci_moving_config32(struct device *dev, unsigned reg)
|
2004-10-14 23:25:53 +02:00
|
|
|
{
|
|
|
|
uint32_t value, ones, zeroes;
|
|
|
|
value = pci_read_config32(dev, reg);
|
|
|
|
|
|
|
|
pci_write_config32(dev, reg, 0xffffffff);
|
|
|
|
ones = pci_read_config32(dev, reg);
|
|
|
|
|
|
|
|
pci_write_config32(dev, reg, 0x00000000);
|
|
|
|
zeroes = pci_read_config32(dev, reg);
|
|
|
|
|
|
|
|
pci_write_config32(dev, reg, value);
|
|
|
|
|
|
|
|
return ones ^ zeroes;
|
|
|
|
}
|
|
|
|
|
2005-07-08 04:49:49 +02:00
|
|
|
unsigned pci_find_next_capability(device_t dev, unsigned cap, unsigned last)
|
2004-10-14 23:25:53 +02:00
|
|
|
{
|
|
|
|
unsigned pos;
|
2005-07-08 04:49:49 +02:00
|
|
|
unsigned status;
|
|
|
|
unsigned reps = 48;
|
2004-10-14 23:25:53 +02:00
|
|
|
pos = 0;
|
2005-07-08 04:49:49 +02:00
|
|
|
status = pci_read_config16(dev, PCI_STATUS);
|
|
|
|
if (!(status & PCI_STATUS_CAP_LIST)) {
|
|
|
|
return 0;
|
|
|
|
}
|
2004-10-14 23:25:53 +02:00
|
|
|
switch(dev->hdr_type & 0x7f) {
|
|
|
|
case PCI_HEADER_TYPE_NORMAL:
|
|
|
|
case PCI_HEADER_TYPE_BRIDGE:
|
|
|
|
pos = PCI_CAPABILITY_LIST;
|
|
|
|
break;
|
2005-07-08 04:49:49 +02:00
|
|
|
case PCI_HEADER_TYPE_CARDBUS:
|
|
|
|
pos = PCI_CB_CAPABILITY_LIST;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
return 0;
|
2004-10-14 23:25:53 +02:00
|
|
|
}
|
2005-07-08 04:49:49 +02:00
|
|
|
pos = pci_read_config8(dev, pos);
|
|
|
|
while(reps-- && (pos >= 0x40)) { /* loop through the linked list */
|
2004-10-14 23:25:53 +02:00
|
|
|
int this_cap;
|
2005-07-08 04:49:49 +02:00
|
|
|
pos &= ~3;
|
2004-10-14 23:25:53 +02:00
|
|
|
this_cap = pci_read_config8(dev, pos + PCI_CAP_LIST_ID);
|
2005-07-08 04:49:49 +02:00
|
|
|
printk_spew("Capability: 0x%02x @ 0x%02x\n", cap, pos);
|
|
|
|
if (this_cap == 0xff) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (!last && (this_cap == cap)) {
|
2004-10-14 23:25:53 +02:00
|
|
|
return pos;
|
|
|
|
}
|
2005-07-08 04:49:49 +02:00
|
|
|
if (last == pos) {
|
|
|
|
last = 0;
|
|
|
|
}
|
|
|
|
pos = pci_read_config8(dev, pos + PCI_CAP_LIST_NEXT);
|
2004-10-14 23:25:53 +02:00
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-07-08 04:49:49 +02:00
|
|
|
unsigned pci_find_capability(device_t dev, unsigned cap)
|
|
|
|
{
|
|
|
|
return pci_find_next_capability(dev, cap, 0);
|
|
|
|
|
|
|
|
}
|
|
|
|
|
2003-04-22 21:02:15 +02:00
|
|
|
/** Given a device and register, read the size of the BAR for that register.
|
|
|
|
* @param dev Pointer to the device structure
|
|
|
|
* @param resource Pointer to the resource structure
|
|
|
|
* @param index Address of the pci configuration register
|
|
|
|
*/
|
2004-10-14 23:25:53 +02:00
|
|
|
struct resource *pci_get_resource(struct device *dev, unsigned long index)
|
2003-04-22 21:02:15 +02:00
|
|
|
{
|
2004-03-11 16:01:31 +01:00
|
|
|
struct resource *resource;
|
2004-10-14 23:25:53 +02:00
|
|
|
unsigned long value, attr;
|
|
|
|
resource_t moving, limit;
|
2003-04-22 21:02:15 +02:00
|
|
|
|
|
|
|
/* Initialize the resources to nothing */
|
2004-10-14 23:25:53 +02:00
|
|
|
resource = new_resource(dev, index);
|
2003-04-22 21:02:15 +02:00
|
|
|
|
2004-10-14 23:25:53 +02:00
|
|
|
/* Get the initial value */
|
|
|
|
value = pci_read_config32(dev, index);
|
2003-04-22 21:02:15 +02:00
|
|
|
|
2004-10-14 23:25:53 +02:00
|
|
|
/* See which bits move */
|
|
|
|
moving = pci_moving_config32(dev, index);
|
2004-12-23 22:48:01 +01:00
|
|
|
|
2004-10-14 23:25:53 +02:00
|
|
|
/* Initialize attr to the bits that do not move */
|
|
|
|
attr = value & ~moving;
|
|
|
|
|
|
|
|
/* If it is a 64bit resource look at the high half as well */
|
|
|
|
if (((attr & PCI_BASE_ADDRESS_SPACE_IO) == 0) &&
|
2005-07-08 04:49:49 +02:00
|
|
|
((attr & PCI_BASE_ADDRESS_MEM_LIMIT_MASK) == PCI_BASE_ADDRESS_MEM_LIMIT_64))
|
2004-10-14 23:25:53 +02:00
|
|
|
{
|
|
|
|
/* Find the high bits that move */
|
|
|
|
moving |= ((resource_t)pci_moving_config32(dev, index + 4)) << 32;
|
|
|
|
}
|
|
|
|
/* Find the resource constraints.
|
|
|
|
*
|
|
|
|
* Start by finding the bits that move. From there:
|
|
|
|
* - Size is the least significant bit of the bits that move.
|
|
|
|
* - Limit is all of the bits that move plus all of the lower bits.
|
|
|
|
* See PCI Spec 6.2.5.1 ...
|
2003-04-22 21:02:15 +02:00
|
|
|
*/
|
2004-10-14 23:25:53 +02:00
|
|
|
limit = 0;
|
|
|
|
if (moving) {
|
|
|
|
resource->size = 1;
|
|
|
|
resource->align = resource->gran = 0;
|
2005-07-08 04:49:49 +02:00
|
|
|
while(!(moving & resource->size)) {
|
2004-10-14 23:25:53 +02:00
|
|
|
resource->size <<= 1;
|
|
|
|
resource->align += 1;
|
|
|
|
resource->gran += 1;
|
|
|
|
}
|
|
|
|
resource->limit = limit = moving | (resource->size - 1);
|
|
|
|
}
|
2003-04-22 21:02:15 +02:00
|
|
|
/*
|
|
|
|
* some broken hardware has read-only registers that do not
|
2004-10-14 23:25:53 +02:00
|
|
|
* really size correctly.
|
2003-04-22 21:02:15 +02:00
|
|
|
* Example: the acer m7229 has BARs 1-4 normally read-only.
|
|
|
|
* so BAR1 at offset 0x10 reads 0x1f1. If you size that register
|
|
|
|
* by writing 0xffffffff to it, it will read back as 0x1f1 -- a
|
|
|
|
* violation of the spec.
|
2004-10-14 23:25:53 +02:00
|
|
|
* We catch this case and ignore it by observing which bits move,
|
|
|
|
* This also catches the common case unimplemented registers
|
|
|
|
* that always read back as 0.
|
2003-04-22 21:02:15 +02:00
|
|
|
*/
|
2004-10-14 23:25:53 +02:00
|
|
|
if (moving == 0) {
|
|
|
|
if (value != 0) {
|
2005-07-08 04:49:49 +02:00
|
|
|
printk_debug(
|
|
|
|
"%s register %02x(%08x), read-only ignoring it\n",
|
|
|
|
dev_path(dev), index, value);
|
2003-04-22 21:02:15 +02:00
|
|
|
}
|
|
|
|
resource->flags = 0;
|
2005-07-08 04:49:49 +02:00
|
|
|
}
|
|
|
|
else if (attr & PCI_BASE_ADDRESS_SPACE_IO) {
|
2004-10-14 23:25:53 +02:00
|
|
|
/* An I/O mapped base address */
|
|
|
|
attr &= PCI_BASE_ADDRESS_IO_ATTR_MASK;
|
2004-03-11 16:01:31 +01:00
|
|
|
resource->flags |= IORESOURCE_IO;
|
2004-10-14 23:25:53 +02:00
|
|
|
/* I don't want to deal with 32bit I/O resources */
|
2003-04-22 21:02:15 +02:00
|
|
|
resource->limit = 0xffff;
|
2005-07-08 04:49:49 +02:00
|
|
|
}
|
|
|
|
else {
|
2003-04-22 21:02:15 +02:00
|
|
|
/* A Memory mapped base address */
|
2004-10-14 23:25:53 +02:00
|
|
|
attr &= PCI_BASE_ADDRESS_MEM_ATTR_MASK;
|
2004-03-11 16:01:31 +01:00
|
|
|
resource->flags |= IORESOURCE_MEM;
|
2004-10-14 23:25:53 +02:00
|
|
|
if (attr & PCI_BASE_ADDRESS_MEM_PREFETCH) {
|
2003-04-22 21:02:15 +02:00
|
|
|
resource->flags |= IORESOURCE_PREFETCH;
|
|
|
|
}
|
2004-10-14 23:25:53 +02:00
|
|
|
attr &= PCI_BASE_ADDRESS_MEM_LIMIT_MASK;
|
|
|
|
if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_32) {
|
2003-04-22 21:02:15 +02:00
|
|
|
/* 32bit limit */
|
|
|
|
resource->limit = 0xffffffffUL;
|
2005-07-08 04:49:49 +02:00
|
|
|
}
|
|
|
|
else if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_1M) {
|
2003-04-22 21:02:15 +02:00
|
|
|
/* 1MB limit */
|
|
|
|
resource->limit = 0x000fffffUL;
|
2005-07-08 04:49:49 +02:00
|
|
|
}
|
|
|
|
else if (attr == PCI_BASE_ADDRESS_MEM_LIMIT_64) {
|
2004-10-14 23:25:53 +02:00
|
|
|
/* 64bit limit */
|
|
|
|
resource->limit = 0xffffffffffffffffULL;
|
2003-04-22 21:02:15 +02:00
|
|
|
resource->flags |= IORESOURCE_PCI64;
|
2005-07-08 04:49:49 +02:00
|
|
|
}
|
|
|
|
else {
|
2003-04-22 21:02:15 +02:00
|
|
|
/* Invalid value */
|
|
|
|
resource->flags = 0;
|
|
|
|
}
|
|
|
|
}
|
2004-10-14 23:25:53 +02:00
|
|
|
/* Don't let the limit exceed which bits can move */
|
|
|
|
if (resource->limit > limit) {
|
|
|
|
resource->limit = limit;
|
|
|
|
}
|
|
|
|
#if 0
|
|
|
|
if (resource->flags) {
|
|
|
|
printk_debug("%s %02x ->",
|
2005-07-08 04:49:49 +02:00
|
|
|
dev_path(dev), resource->index);
|
2004-10-14 23:25:53 +02:00
|
|
|
printk_debug(" value: 0x%08Lx zeroes: 0x%08Lx ones: 0x%08Lx attr: %08lx\n",
|
2005-07-08 04:49:49 +02:00
|
|
|
value, zeroes, ones, attr);
|
2004-10-14 23:25:53 +02:00
|
|
|
printk_debug(
|
2005-07-08 04:49:49 +02:00
|
|
|
"%s %02x -> size: 0x%08Lx max: 0x%08Lx %s\n ",
|
2004-10-14 23:25:53 +02:00
|
|
|
dev_path(dev),
|
|
|
|
resource->index,
|
|
|
|
resource->size, resource->limit,
|
2005-07-08 04:49:49 +02:00
|
|
|
resource_type(resource));
|
2004-10-14 23:25:53 +02:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2004-03-11 16:01:31 +01:00
|
|
|
return resource;
|
2003-04-22 21:02:15 +02:00
|
|
|
}
|
|
|
|
|
2004-12-27 05:25:41 +01:00
|
|
|
static void pci_get_rom_resource(struct device *dev, unsigned long index)
|
2004-12-23 22:48:01 +01:00
|
|
|
{
|
|
|
|
struct resource *resource;
|
2004-12-27 05:25:41 +01:00
|
|
|
unsigned long value;
|
2004-12-23 22:48:01 +01:00
|
|
|
resource_t moving, limit;
|
|
|
|
|
2005-01-20 00:19:26 +01:00
|
|
|
if ((dev->on_mainboard) && (dev->rom_address == 0)) {
|
|
|
|
//skip it if rom_address is not set in MB Config.lb
|
2005-01-14 06:34:09 +01:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2004-12-23 22:48:01 +01:00
|
|
|
/* Initialize the resources to nothing */
|
|
|
|
resource = new_resource(dev, index);
|
|
|
|
|
|
|
|
/* Get the initial value */
|
|
|
|
value = pci_read_config32(dev, index);
|
|
|
|
|
|
|
|
/* See which bits move */
|
|
|
|
moving = pci_moving_config32(dev, index);
|
|
|
|
/* clear the Enable bit */
|
2004-12-27 05:25:41 +01:00
|
|
|
moving = moving & ~PCI_ROM_ADDRESS_ENABLE;
|
2004-12-23 22:48:01 +01:00
|
|
|
|
|
|
|
/* Find the resource constraints.
|
|
|
|
*
|
|
|
|
* Start by finding the bits that move. From there:
|
|
|
|
* - Size is the least significant bit of the bits that move.
|
|
|
|
* - Limit is all of the bits that move plus all of the lower bits.
|
|
|
|
* See PCI Spec 6.2.5.1 ...
|
|
|
|
*/
|
|
|
|
limit = 0;
|
|
|
|
|
|
|
|
if (moving) {
|
|
|
|
resource->size = 1;
|
|
|
|
resource->align = resource->gran = 0;
|
2004-12-27 05:25:41 +01:00
|
|
|
while (!(moving & resource->size)) {
|
2004-12-23 22:48:01 +01:00
|
|
|
resource->size <<= 1;
|
|
|
|
resource->align += 1;
|
|
|
|
resource->gran += 1;
|
|
|
|
}
|
|
|
|
resource->limit = limit = moving | (resource->size - 1);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (moving == 0) {
|
|
|
|
if (value != 0) {
|
|
|
|
printk_debug("%s register %02x(%08x), read-only ignoring it\n",
|
|
|
|
dev_path(dev), index, value);
|
|
|
|
}
|
|
|
|
resource->flags = 0;
|
|
|
|
} else {
|
|
|
|
resource->flags |= IORESOURCE_MEM | IORESOURCE_READONLY;
|
|
|
|
}
|
2005-01-13 20:14:52 +01:00
|
|
|
|
|
|
|
/* for on board device with embedded ROM image, the ROM image is at
|
|
|
|
* fixed address specified in the Config.lb, the dev->rom_address is
|
|
|
|
* inited by driver_pci_onboard_ops::enable_dev() */
|
2005-01-14 06:34:09 +01:00
|
|
|
if ((dev->on_mainboard) && (dev->rom_address != 0)) {
|
2005-01-13 20:14:52 +01:00
|
|
|
resource->base = dev->rom_address;
|
|
|
|
resource->flags |= IORESOURCE_MEM | IORESOURCE_READONLY |
|
|
|
|
IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
|
|
|
|
}
|
2005-07-08 04:49:49 +02:00
|
|
|
|
|
|
|
compact_resources(dev);
|
2004-12-27 05:25:41 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
/** Read the base address registers for a given device.
|
|
|
|
* @param dev Pointer to the dev structure
|
|
|
|
* @param howmany How many registers to read (6 for device, 2 for bridge)
|
|
|
|
*/
|
2005-07-08 04:49:49 +02:00
|
|
|
static void pci_read_bases(struct device *dev, unsigned int howmany)
|
2004-12-27 05:25:41 +01:00
|
|
|
{
|
|
|
|
unsigned long index;
|
2004-12-23 22:48:01 +01:00
|
|
|
|
2005-07-08 04:49:49 +02:00
|
|
|
for(index = PCI_BASE_ADDRESS_0; (index < PCI_BASE_ADDRESS_0 + (howmany << 2)); ) {
|
2004-12-27 05:25:41 +01:00
|
|
|
struct resource *resource;
|
|
|
|
resource = pci_get_resource(dev, index);
|
|
|
|
index += (resource->flags & IORESOURCE_PCI64)?8:4;
|
|
|
|
}
|
|
|
|
|
|
|
|
compact_resources(dev);
|
2004-12-23 22:48:01 +01:00
|
|
|
}
|
|
|
|
|
2004-10-14 23:25:53 +02:00
|
|
|
static void pci_set_resource(struct device *dev, struct resource *resource);
|
|
|
|
|
2005-07-08 04:49:49 +02:00
|
|
|
static void pci_record_bridge_resource(
|
|
|
|
struct device *dev, resource_t moving,
|
|
|
|
unsigned index, unsigned long mask, unsigned long type)
|
2003-04-22 21:02:15 +02:00
|
|
|
{
|
2004-10-14 23:25:53 +02:00
|
|
|
/* Initiliaze the constraints on the current bus */
|
2004-03-11 16:01:31 +01:00
|
|
|
struct resource *resource;
|
2004-10-14 23:25:53 +02:00
|
|
|
resource = 0;
|
|
|
|
if (moving) {
|
|
|
|
unsigned long gran;
|
|
|
|
resource_t step;
|
|
|
|
resource = new_resource(dev, index);
|
|
|
|
resource->size = 0;
|
|
|
|
gran = 0;
|
|
|
|
step = 1;
|
|
|
|
while((moving & step) == 0) {
|
|
|
|
gran += 1;
|
|
|
|
step <<= 1;
|
|
|
|
}
|
|
|
|
resource->gran = gran;
|
|
|
|
resource->align = gran;
|
|
|
|
resource->limit = moving | (step - 1);
|
|
|
|
resource->flags = type | IORESOURCE_PCI_BRIDGE;
|
|
|
|
compute_allocate_resource(&dev->link[0], resource, mask, type);
|
|
|
|
/* If there is nothing behind the resource,
|
|
|
|
* clear it and forget it.
|
|
|
|
*/
|
|
|
|
if (resource->size == 0) {
|
|
|
|
resource->base = moving;
|
|
|
|
resource->flags |= IORESOURCE_ASSIGNED;
|
|
|
|
resource->flags &= ~IORESOURCE_STORED;
|
|
|
|
pci_set_resource(dev, resource);
|
|
|
|
resource->flags = 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return;
|
|
|
|
}
|
2003-04-22 21:02:15 +02:00
|
|
|
|
2004-10-14 23:25:53 +02:00
|
|
|
static void pci_bridge_read_bases(struct device *dev)
|
|
|
|
{
|
|
|
|
resource_t moving_base, moving_limit, moving;
|
|
|
|
|
|
|
|
/* See if the bridge I/O resources are implemented */
|
|
|
|
moving_base = ((uint32_t)pci_moving_config8(dev, PCI_IO_BASE)) << 8;
|
|
|
|
moving_base |= ((uint32_t)pci_moving_config16(dev, PCI_IO_BASE_UPPER16)) << 16;
|
|
|
|
|
|
|
|
moving_limit = ((uint32_t)pci_moving_config8(dev, PCI_IO_LIMIT)) << 8;
|
|
|
|
moving_limit |= ((uint32_t)pci_moving_config16(dev, PCI_IO_LIMIT_UPPER16)) << 16;
|
|
|
|
|
|
|
|
moving = moving_base & moving_limit;
|
2003-04-22 21:02:15 +02:00
|
|
|
|
|
|
|
/* Initialize the io space constraints on the current bus */
|
2005-07-08 04:49:49 +02:00
|
|
|
pci_record_bridge_resource(
|
|
|
|
dev, moving, PCI_IO_BASE,
|
|
|
|
IORESOURCE_IO, IORESOURCE_IO);
|
|
|
|
|
2004-10-14 23:25:53 +02:00
|
|
|
|
|
|
|
/* See if the bridge prefmem resources are implemented */
|
|
|
|
moving_base = ((resource_t)pci_moving_config16(dev, PCI_PREF_MEMORY_BASE)) << 16;
|
|
|
|
moving_base |= ((resource_t)pci_moving_config32(dev, PCI_PREF_BASE_UPPER32)) << 32;
|
|
|
|
|
|
|
|
moving_limit = ((resource_t)pci_moving_config16(dev, PCI_PREF_MEMORY_LIMIT)) << 16;
|
|
|
|
moving_limit |= ((resource_t)pci_moving_config32(dev, PCI_PREF_LIMIT_UPPER32)) << 32;
|
|
|
|
|
|
|
|
moving = moving_base & moving_limit;
|
2003-04-22 21:02:15 +02:00
|
|
|
/* Initiliaze the prefetchable memory constraints on the current bus */
|
2005-07-08 04:49:49 +02:00
|
|
|
pci_record_bridge_resource(
|
|
|
|
dev, moving, PCI_PREF_MEMORY_BASE,
|
|
|
|
IORESOURCE_MEM | IORESOURCE_PREFETCH,
|
|
|
|
IORESOURCE_MEM | IORESOURCE_PREFETCH);
|
|
|
|
|
2004-10-14 23:25:53 +02:00
|
|
|
|
|
|
|
/* See if the bridge mem resources are implemented */
|
|
|
|
moving_base = ((uint32_t)pci_moving_config16(dev, PCI_MEMORY_BASE)) << 16;
|
|
|
|
moving_limit = ((uint32_t)pci_moving_config16(dev, PCI_MEMORY_LIMIT)) << 16;
|
|
|
|
|
|
|
|
moving = moving_base & moving_limit;
|
2003-04-22 21:02:15 +02:00
|
|
|
|
|
|
|
/* Initialize the memory resources on the current bus */
|
2005-07-08 04:49:49 +02:00
|
|
|
pci_record_bridge_resource(
|
|
|
|
dev, moving, PCI_MEMORY_BASE,
|
|
|
|
IORESOURCE_MEM | IORESOURCE_PREFETCH,
|
|
|
|
IORESOURCE_MEM);
|
2003-04-22 21:02:15 +02:00
|
|
|
|
2004-03-11 16:01:31 +01:00
|
|
|
compact_resources(dev);
|
2003-04-22 21:02:15 +02:00
|
|
|
}
|
|
|
|
|
2003-04-24 08:25:08 +02:00
|
|
|
void pci_dev_read_resources(struct device *dev)
|
2003-04-22 21:02:15 +02:00
|
|
|
{
|
2005-07-08 04:49:49 +02:00
|
|
|
pci_read_bases(dev, 6);
|
|
|
|
pci_get_rom_resource(dev, PCI_ROM_ADDRESS);
|
2003-04-22 21:02:15 +02:00
|
|
|
}
|
|
|
|
|
2003-04-24 08:25:08 +02:00
|
|
|
void pci_bus_read_resources(struct device *dev)
|
2003-04-22 21:02:15 +02:00
|
|
|
{
|
|
|
|
pci_bridge_read_bases(dev);
|
2005-07-08 04:49:49 +02:00
|
|
|
pci_read_bases(dev, 2);
|
|
|
|
pci_get_rom_resource(dev, PCI_ROM_ADDRESS1);
|
2003-04-22 21:02:15 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static void pci_set_resource(struct device *dev, struct resource *resource)
|
|
|
|
{
|
2004-10-14 23:25:53 +02:00
|
|
|
resource_t base, end;
|
2003-09-02 05:36:25 +02:00
|
|
|
|
2003-04-22 21:02:15 +02:00
|
|
|
/* Make certain the resource has actually been set */
|
2004-03-11 16:01:31 +01:00
|
|
|
if (!(resource->flags & IORESOURCE_ASSIGNED)) {
|
2005-07-08 04:49:49 +02:00
|
|
|
printk_err("ERROR: %s %02x %s size: 0x%010Lx not assigned\n",
|
|
|
|
dev_path(dev), resource->index,
|
|
|
|
resource_type(resource),
|
|
|
|
resource->size);
|
2003-04-22 21:02:15 +02:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2004-03-11 16:01:31 +01:00
|
|
|
/* If I have already stored this resource don't worry about it */
|
|
|
|
if (resource->flags & IORESOURCE_STORED) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2004-10-14 23:25:53 +02:00
|
|
|
/* If the resources is substractive don't worry about it */
|
|
|
|
if (resource->flags & IORESOURCE_SUBTRACTIVE) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2003-04-22 21:02:15 +02:00
|
|
|
/* Only handle PCI memory and IO resources for now */
|
|
|
|
if (!(resource->flags & (IORESOURCE_MEM |IORESOURCE_IO)))
|
|
|
|
return;
|
2003-09-02 05:36:25 +02:00
|
|
|
|
2004-10-14 23:25:53 +02:00
|
|
|
/* Enable the resources in the command register */
|
|
|
|
if (resource->size) {
|
|
|
|
if (resource->flags & IORESOURCE_MEM) {
|
|
|
|
dev->command |= PCI_COMMAND_MEMORY;
|
|
|
|
}
|
|
|
|
if (resource->flags & IORESOURCE_IO) {
|
|
|
|
dev->command |= PCI_COMMAND_IO;
|
|
|
|
}
|
|
|
|
if (resource->flags & IORESOURCE_PCI_BRIDGE) {
|
|
|
|
dev->command |= PCI_COMMAND_MASTER;
|
|
|
|
}
|
2003-04-22 21:02:15 +02:00
|
|
|
}
|
|
|
|
/* Get the base address */
|
|
|
|
base = resource->base;
|
2004-03-11 16:01:31 +01:00
|
|
|
|
2004-10-14 23:25:53 +02:00
|
|
|
/* Get the end */
|
|
|
|
end = resource_end(resource);
|
2003-04-22 21:02:15 +02:00
|
|
|
|
2004-03-11 16:01:31 +01:00
|
|
|
/* Now store the resource */
|
|
|
|
resource->flags |= IORESOURCE_STORED;
|
2003-04-22 21:02:15 +02:00
|
|
|
if (!(resource->flags & IORESOURCE_PCI_BRIDGE)) {
|
2004-10-14 23:25:53 +02:00
|
|
|
unsigned long base_lo, base_hi;
|
2004-10-14 22:54:17 +02:00
|
|
|
/*
|
|
|
|
* some chipsets allow us to set/clear the IO bit.
|
|
|
|
* (e.g. VIA 82c686a.) So set it to be safe)
|
|
|
|
*/
|
2004-10-14 23:25:53 +02:00
|
|
|
base_lo = base & 0xffffffff;
|
|
|
|
base_hi = (base >> 32) & 0xffffffff;
|
2003-04-22 21:02:15 +02:00
|
|
|
if (resource->flags & IORESOURCE_IO) {
|
2004-10-14 23:25:53 +02:00
|
|
|
base_lo |= PCI_BASE_ADDRESS_SPACE_IO;
|
2003-04-22 21:02:15 +02:00
|
|
|
}
|
2004-10-14 23:25:53 +02:00
|
|
|
pci_write_config32(dev, resource->index, base_lo);
|
2003-04-22 21:02:15 +02:00
|
|
|
if (resource->flags & IORESOURCE_PCI64) {
|
2004-10-14 23:25:53 +02:00
|
|
|
pci_write_config32(dev, resource->index + 4, base_hi);
|
2003-04-22 21:02:15 +02:00
|
|
|
}
|
2004-10-14 22:54:17 +02:00
|
|
|
}
|
|
|
|
else if (resource->index == PCI_IO_BASE) {
|
2004-10-14 23:25:53 +02:00
|
|
|
/* set the IO ranges */
|
2003-09-02 05:36:25 +02:00
|
|
|
compute_allocate_resource(&dev->link[0], resource,
|
2004-10-14 22:54:17 +02:00
|
|
|
IORESOURCE_IO, IORESOURCE_IO);
|
2004-10-14 23:25:53 +02:00
|
|
|
pci_write_config8(dev, PCI_IO_BASE, base >> 8);
|
|
|
|
pci_write_config16(dev, PCI_IO_BASE_UPPER16, base >> 16);
|
|
|
|
pci_write_config8(dev, PCI_IO_LIMIT, end >> 8);
|
|
|
|
pci_write_config16(dev, PCI_IO_LIMIT_UPPER16, end >> 16);
|
2004-10-14 22:54:17 +02:00
|
|
|
}
|
|
|
|
else if (resource->index == PCI_MEMORY_BASE) {
|
2004-10-14 23:25:53 +02:00
|
|
|
/* set the memory range */
|
2003-09-02 05:36:25 +02:00
|
|
|
compute_allocate_resource(&dev->link[0], resource,
|
2004-10-14 22:54:17 +02:00
|
|
|
IORESOURCE_MEM | IORESOURCE_PREFETCH,
|
|
|
|
IORESOURCE_MEM);
|
2003-06-12 21:23:51 +02:00
|
|
|
pci_write_config16(dev, PCI_MEMORY_BASE, base >> 16);
|
2004-10-14 23:25:53 +02:00
|
|
|
pci_write_config16(dev, PCI_MEMORY_LIMIT, end >> 16);
|
2004-10-14 22:54:17 +02:00
|
|
|
}
|
|
|
|
else if (resource->index == PCI_PREF_MEMORY_BASE) {
|
2004-10-14 23:25:53 +02:00
|
|
|
/* set the prefetchable memory range */
|
2003-09-02 05:36:25 +02:00
|
|
|
compute_allocate_resource(&dev->link[0], resource,
|
2004-10-14 22:54:17 +02:00
|
|
|
IORESOURCE_MEM | IORESOURCE_PREFETCH,
|
|
|
|
IORESOURCE_MEM | IORESOURCE_PREFETCH);
|
2004-10-14 23:25:53 +02:00
|
|
|
pci_write_config16(dev, PCI_PREF_MEMORY_BASE, base >> 16);
|
|
|
|
pci_write_config32(dev, PCI_PREF_BASE_UPPER32, base >> 32);
|
|
|
|
pci_write_config16(dev, PCI_PREF_MEMORY_LIMIT, end >> 16);
|
|
|
|
pci_write_config32(dev, PCI_PREF_LIMIT_UPPER32, end >> 32);
|
2004-10-14 22:54:17 +02:00
|
|
|
}
|
|
|
|
else {
|
2004-03-11 16:01:31 +01:00
|
|
|
/* Don't let me think I stored the resource */
|
|
|
|
resource->flags &= ~IORESOURCE_STORED;
|
2003-04-22 21:02:15 +02:00
|
|
|
printk_err("ERROR: invalid resource->index %x\n",
|
2004-10-14 22:54:17 +02:00
|
|
|
resource->index);
|
2003-04-22 21:02:15 +02:00
|
|
|
}
|
2004-10-14 23:25:53 +02:00
|
|
|
report_resource_stored(dev, resource, "");
|
2003-04-22 21:02:15 +02:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2003-04-24 08:25:08 +02:00
|
|
|
void pci_dev_set_resources(struct device *dev)
|
2003-04-22 21:02:15 +02:00
|
|
|
{
|
|
|
|
struct resource *resource, *last;
|
2003-09-02 05:36:25 +02:00
|
|
|
unsigned link;
|
2003-04-22 21:02:15 +02:00
|
|
|
uint8_t line;
|
|
|
|
|
|
|
|
last = &dev->resource[dev->resources];
|
2004-10-14 22:54:17 +02:00
|
|
|
|
2005-07-08 04:49:49 +02:00
|
|
|
for(resource = &dev->resource[0]; resource < last; resource++) {
|
2003-04-22 21:02:15 +02:00
|
|
|
pci_set_resource(dev, resource);
|
|
|
|
}
|
2005-07-08 04:49:49 +02:00
|
|
|
for(link = 0; link < dev->links; link++) {
|
2003-09-02 05:36:25 +02:00
|
|
|
struct bus *bus;
|
|
|
|
bus = &dev->link[link];
|
|
|
|
if (bus->children) {
|
|
|
|
assign_resources(bus);
|
|
|
|
}
|
2003-04-22 21:02:15 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/* set a default latency timer */
|
2003-06-12 21:23:51 +02:00
|
|
|
pci_write_config8(dev, PCI_LATENCY_TIMER, 0x40);
|
2003-04-22 21:02:15 +02:00
|
|
|
|
|
|
|
/* set a default secondary latency timer */
|
|
|
|
if ((dev->hdr_type & 0x7f) == PCI_HEADER_TYPE_BRIDGE) {
|
2003-06-12 21:23:51 +02:00
|
|
|
pci_write_config8(dev, PCI_SEC_LATENCY_TIMER, 0x40);
|
2003-04-22 21:02:15 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/* zero the irq settings */
|
2003-06-12 21:23:51 +02:00
|
|
|
line = pci_read_config8(dev, PCI_INTERRUPT_PIN);
|
2003-04-22 21:02:15 +02:00
|
|
|
if (line) {
|
2003-06-12 21:23:51 +02:00
|
|
|
pci_write_config8(dev, PCI_INTERRUPT_LINE, 0);
|
2003-04-22 21:02:15 +02:00
|
|
|
}
|
|
|
|
/* set the cache line size, so far 64 bytes is good for everyone */
|
2003-06-12 21:23:51 +02:00
|
|
|
pci_write_config8(dev, PCI_CACHE_LINE_SIZE, 64 >> 2);
|
2003-04-22 21:02:15 +02:00
|
|
|
}
|
|
|
|
|
2003-09-02 05:36:25 +02:00
|
|
|
void pci_dev_enable_resources(struct device *dev)
|
|
|
|
{
|
2004-11-18 23:38:08 +01:00
|
|
|
const struct pci_operations *ops;
|
2003-09-02 05:36:25 +02:00
|
|
|
uint16_t command;
|
2004-10-14 23:25:53 +02:00
|
|
|
|
|
|
|
/* Set the subsystem vendor and device id for mainboard devices */
|
|
|
|
ops = ops_pci(dev);
|
2004-10-21 12:44:08 +02:00
|
|
|
if (dev->on_mainboard && ops && ops->set_subsystem) {
|
2004-10-14 23:25:53 +02:00
|
|
|
printk_debug("%s subsystem <- %02x/%02x\n",
|
|
|
|
dev_path(dev),
|
|
|
|
MAINBOARD_PCI_SUBSYSTEM_VENDOR_ID,
|
|
|
|
MAINBOARD_PCI_SUBSYSTEM_DEVICE_ID);
|
|
|
|
ops->set_subsystem(dev,
|
|
|
|
MAINBOARD_PCI_SUBSYSTEM_VENDOR_ID,
|
|
|
|
MAINBOARD_PCI_SUBSYSTEM_DEVICE_ID);
|
|
|
|
}
|
2003-09-02 05:36:25 +02:00
|
|
|
command = pci_read_config16(dev, PCI_COMMAND);
|
|
|
|
command |= dev->command;
|
|
|
|
printk_debug("%s cmd <- %02x\n", dev_path(dev), command);
|
|
|
|
pci_write_config16(dev, PCI_COMMAND, command);
|
|
|
|
}
|
|
|
|
|
|
|
|
void pci_bus_enable_resources(struct device *dev)
|
|
|
|
{
|
|
|
|
uint16_t ctrl;
|
2005-01-11 23:48:54 +01:00
|
|
|
/* enable IO in command register if there is VGA card
|
|
|
|
* connected with (even it does not claim IO resource) */
|
|
|
|
if (dev->link[0].bridge_ctrl & PCI_BRIDGE_CTL_VGA)
|
|
|
|
dev->command |= PCI_COMMAND_IO;
|
2003-09-02 05:36:25 +02:00
|
|
|
ctrl = pci_read_config16(dev, PCI_BRIDGE_CONTROL);
|
|
|
|
ctrl |= dev->link[0].bridge_ctrl;
|
2004-03-11 16:01:31 +01:00
|
|
|
ctrl |= (PCI_BRIDGE_CTL_PARITY + PCI_BRIDGE_CTL_SERR); /* error check */
|
2003-09-02 05:36:25 +02:00
|
|
|
printk_debug("%s bridge ctrl <- %04x\n", dev_path(dev), ctrl);
|
|
|
|
pci_write_config16(dev, PCI_BRIDGE_CONTROL, ctrl);
|
|
|
|
|
|
|
|
pci_dev_enable_resources(dev);
|
2004-10-21 12:44:08 +02:00
|
|
|
|
|
|
|
enable_childrens_resources(dev);
|
2003-09-02 05:36:25 +02:00
|
|
|
}
|
|
|
|
|
2005-07-08 04:49:49 +02:00
|
|
|
void pci_bus_reset(struct bus *bus)
|
|
|
|
{
|
|
|
|
unsigned ctl;
|
|
|
|
ctl = pci_read_config16(bus->dev, PCI_BRIDGE_CONTROL);
|
|
|
|
ctl |= PCI_BRIDGE_CTL_BUS_RESET;
|
|
|
|
pci_write_config16(bus->dev, PCI_BRIDGE_CONTROL, ctl);
|
|
|
|
mdelay(10);
|
|
|
|
ctl &= ~PCI_BRIDGE_CTL_BUS_RESET;
|
|
|
|
pci_write_config16(bus->dev, PCI_BRIDGE_CONTROL, ctl);
|
|
|
|
delay(1);
|
|
|
|
}
|
|
|
|
|
2004-10-21 12:44:08 +02:00
|
|
|
void pci_dev_set_subsystem(device_t dev, unsigned vendor, unsigned device)
|
2004-10-14 23:25:53 +02:00
|
|
|
{
|
|
|
|
pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
|
|
|
|
((device & 0xffff) << 16) | (vendor & 0xffff));
|
|
|
|
}
|
|
|
|
|
2008-01-06 02:10:54 +01:00
|
|
|
/** default handler: only runs the relevant pci bios. */
|
2005-01-11 00:16:22 +01:00
|
|
|
void pci_dev_init(struct device *dev)
|
|
|
|
{
|
2008-01-06 02:10:54 +01:00
|
|
|
#if CONFIG_PCI_ROM_RUN == 1 || CONFIG_VGA_ROM_RUN == 1
|
2008-08-01 13:25:41 +02:00
|
|
|
void run_bios(struct device * dev, unsigned long addr);
|
2005-01-11 00:16:22 +01:00
|
|
|
struct rom_header *rom, *ram;
|
|
|
|
|
2007-04-06 20:34:39 +02:00
|
|
|
#if CONFIG_PCI_ROM_RUN != 1
|
2008-01-06 02:10:54 +01:00
|
|
|
/* We want to execute VGA option ROMs when CONFIG_VGA_ROM_RUN
|
2007-04-06 20:34:39 +02:00
|
|
|
* is set but CONFIG_PCI_ROM_RUN is not. In this case we skip
|
|
|
|
* all other option ROM types.
|
|
|
|
*/
|
2008-02-29 00:10:38 +01:00
|
|
|
if ((dev->class>>8)!=PCI_CLASS_DISPLAY_VGA)
|
2007-04-06 20:34:39 +02:00
|
|
|
return;
|
|
|
|
#endif
|
|
|
|
|
2005-01-11 00:16:22 +01:00
|
|
|
rom = pci_rom_probe(dev);
|
|
|
|
if (rom == NULL)
|
|
|
|
return;
|
2007-04-06 20:34:39 +02:00
|
|
|
|
2005-01-11 00:16:22 +01:00
|
|
|
ram = pci_rom_load(dev, rom);
|
2005-01-14 23:04:49 +01:00
|
|
|
if (ram == NULL)
|
|
|
|
return;
|
2005-01-11 00:16:22 +01:00
|
|
|
|
2008-08-01 13:25:41 +02:00
|
|
|
run_bios(dev, (unsigned long)ram);
|
2007-04-06 20:34:39 +02:00
|
|
|
|
|
|
|
#if CONFIG_CONSOLE_VGA == 1
|
2008-01-06 02:10:54 +01:00
|
|
|
/* vga_inited is a trigger of the VGA console code. */
|
2008-02-29 00:10:38 +01:00
|
|
|
if ((dev->class>>8) == PCI_CLASS_DISPLAY_VGA) {
|
2008-01-06 02:10:54 +01:00
|
|
|
extern int vga_inited;
|
|
|
|
vga_inited = 1;
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_CONSOLE_VGA */
|
|
|
|
#endif /* CONFIG_PCI_ROM_RUN || CONFIG_VGA_ROM_RUN */
|
2005-07-08 04:49:49 +02:00
|
|
|
}
|
2005-01-11 00:16:22 +01:00
|
|
|
|
2004-03-23 22:28:05 +01:00
|
|
|
/** Default device operation for PCI devices */
|
2004-11-18 23:38:08 +01:00
|
|
|
static struct pci_operations pci_dev_ops_pci = {
|
2004-10-14 23:25:53 +02:00
|
|
|
.set_subsystem = pci_dev_set_subsystem,
|
|
|
|
};
|
|
|
|
|
2003-04-22 21:02:15 +02:00
|
|
|
struct device_operations default_pci_ops_dev = {
|
2003-09-02 05:36:25 +02:00
|
|
|
.read_resources = pci_dev_read_resources,
|
|
|
|
.set_resources = pci_dev_set_resources,
|
|
|
|
.enable_resources = pci_dev_enable_resources,
|
2005-01-11 00:16:22 +01:00
|
|
|
.init = pci_dev_init,
|
2004-03-23 22:28:05 +01:00
|
|
|
.scan_bus = 0,
|
2004-10-14 23:25:53 +02:00
|
|
|
.enable = 0,
|
2004-11-18 23:38:08 +01:00
|
|
|
.ops_pci = &pci_dev_ops_pci,
|
2003-04-22 21:02:15 +02:00
|
|
|
};
|
2004-03-23 22:28:05 +01:00
|
|
|
|
|
|
|
/** Default device operations for PCI bridges */
|
2004-11-18 23:38:08 +01:00
|
|
|
static struct pci_operations pci_bus_ops_pci = {
|
2004-10-14 23:25:53 +02:00
|
|
|
.set_subsystem = 0,
|
|
|
|
};
|
2005-01-11 00:16:22 +01:00
|
|
|
|
2003-04-22 21:02:15 +02:00
|
|
|
struct device_operations default_pci_ops_bus = {
|
2003-09-02 05:36:25 +02:00
|
|
|
.read_resources = pci_bus_read_resources,
|
|
|
|
.set_resources = pci_dev_set_resources,
|
|
|
|
.enable_resources = pci_bus_enable_resources,
|
2004-03-23 22:28:05 +01:00
|
|
|
.init = 0,
|
|
|
|
.scan_bus = pci_scan_bridge,
|
2004-10-14 23:25:53 +02:00
|
|
|
.enable = 0,
|
2005-07-08 04:49:49 +02:00
|
|
|
.reset_bus = pci_bus_reset,
|
2004-11-18 23:38:08 +01:00
|
|
|
.ops_pci = &pci_bus_ops_pci,
|
2003-04-22 21:02:15 +02:00
|
|
|
};
|
2004-03-23 22:28:05 +01:00
|
|
|
|
2005-07-08 04:49:49 +02:00
|
|
|
/**
|
|
|
|
* @brief Detect the type of downstream bridge
|
|
|
|
*
|
|
|
|
* This function is a heuristic to detect which type
|
|
|
|
* of bus is downstream of a pci to pci bridge. This
|
|
|
|
* functions by looking for various capability blocks
|
|
|
|
* to figure out the type of downstream bridge. PCI-X
|
|
|
|
* PCI-E, and Hypertransport all seem to have appropriate
|
|
|
|
* capabilities.
|
|
|
|
*
|
|
|
|
* When only a PCI-Express capability is found the type
|
|
|
|
* is examined to see which type of bridge we have.
|
|
|
|
*
|
|
|
|
* @param dev
|
|
|
|
*
|
|
|
|
* @return appropriate bridge operations
|
|
|
|
*/
|
|
|
|
static struct device_operations *get_pci_bridge_ops(device_t dev)
|
|
|
|
{
|
|
|
|
unsigned pos;
|
|
|
|
|
|
|
|
#if CONFIG_PCIX_PLUGIN_SUPPORT == 1
|
|
|
|
pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
|
|
|
|
if (pos) {
|
|
|
|
printk_debug("%s subbordinate bus PCI-X\n", dev_path(dev));
|
|
|
|
return &default_pcix_ops_bus;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
#if CONFIG_AGP_PLUGIN_SUPPORT == 1
|
|
|
|
/* How do I detect an PCI to AGP bridge? */
|
|
|
|
#endif
|
|
|
|
#if CONFIG_HYPERTRANSPORT_PLUGIN_SUPPORT == 1
|
|
|
|
pos = 0;
|
|
|
|
while((pos = pci_find_next_capability(dev, PCI_CAP_ID_HT, pos))) {
|
|
|
|
unsigned flags;
|
|
|
|
flags = pci_read_config16(dev, pos + PCI_CAP_FLAGS);
|
|
|
|
if ((flags >> 13) == 1) {
|
|
|
|
/* Host or Secondary Interface */
|
|
|
|
printk_debug("%s subbordinate bus Hypertransport\n",
|
|
|
|
dev_path(dev));
|
|
|
|
return &default_ht_ops_bus;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
#if CONFIG_PCIEXP_PLUGIN_SUPPORT == 1
|
|
|
|
pos = pci_find_capability(dev, PCI_CAP_ID_PCIE);
|
|
|
|
if (pos) {
|
|
|
|
unsigned flags;
|
|
|
|
flags = pci_read_config16(dev, pos + PCI_EXP_FLAGS);
|
|
|
|
switch((flags & PCI_EXP_FLAGS_TYPE) >> 4) {
|
|
|
|
case PCI_EXP_TYPE_ROOT_PORT:
|
|
|
|
case PCI_EXP_TYPE_UPSTREAM:
|
|
|
|
case PCI_EXP_TYPE_DOWNSTREAM:
|
|
|
|
printk_debug("%s subbordinate bus PCI Express\n",
|
|
|
|
dev_path(dev));
|
|
|
|
return &default_pciexp_ops_bus;
|
|
|
|
case PCI_EXP_TYPE_PCI_BRIDGE:
|
|
|
|
printk_debug("%s subbordinate PCI\n",
|
|
|
|
dev_path(dev));
|
|
|
|
return &default_pci_ops_bus;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
return &default_pci_ops_bus;
|
|
|
|
}
|
|
|
|
|
2004-03-23 22:28:05 +01:00
|
|
|
/**
|
|
|
|
* @brief Set up PCI device operation
|
|
|
|
*
|
|
|
|
*
|
|
|
|
* @param dev
|
|
|
|
*
|
|
|
|
* @see pci_drivers
|
|
|
|
*/
|
2003-04-22 21:02:15 +02:00
|
|
|
static void set_pci_ops(struct device *dev)
|
|
|
|
{
|
|
|
|
struct pci_driver *driver;
|
|
|
|
if (dev->ops) {
|
|
|
|
return;
|
|
|
|
}
|
2004-03-23 22:28:05 +01:00
|
|
|
|
2006-10-05 00:56:21 +02:00
|
|
|
/* Look through the list of setup drivers and find one for
|
2004-10-14 22:54:17 +02:00
|
|
|
* this pci device
|
|
|
|
*/
|
2005-07-08 04:49:49 +02:00
|
|
|
for(driver = &pci_drivers[0]; driver != &epci_drivers[0]; driver++) {
|
2003-04-22 21:02:15 +02:00
|
|
|
if ((driver->vendor == dev->vendor) &&
|
2005-07-08 04:49:49 +02:00
|
|
|
(driver->device == dev->device))
|
2004-10-14 22:54:17 +02:00
|
|
|
{
|
2003-04-22 21:02:15 +02:00
|
|
|
dev->ops = driver->ops;
|
2005-07-08 04:49:49 +02:00
|
|
|
printk_spew("%s [%04x/%04x] %sops\n",
|
2004-10-14 22:54:17 +02:00
|
|
|
dev_path(dev),
|
|
|
|
driver->vendor, driver->device,
|
|
|
|
(driver->ops->scan_bus?"bus ":""));
|
2003-04-24 08:25:08 +02:00
|
|
|
return;
|
2003-04-22 21:02:15 +02:00
|
|
|
}
|
|
|
|
}
|
2004-03-23 22:28:05 +01:00
|
|
|
|
2003-04-22 21:02:15 +02:00
|
|
|
/* If I don't have a specific driver use the default operations */
|
|
|
|
switch(dev->hdr_type & 0x7f) { /* header type */
|
|
|
|
case PCI_HEADER_TYPE_NORMAL: /* standard header */
|
|
|
|
if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI)
|
|
|
|
goto bad;
|
|
|
|
dev->ops = &default_pci_ops_dev;
|
|
|
|
break;
|
|
|
|
case PCI_HEADER_TYPE_BRIDGE:
|
|
|
|
if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
|
|
|
|
goto bad;
|
2005-07-08 04:49:49 +02:00
|
|
|
dev->ops = get_pci_bridge_ops(dev);
|
2003-04-22 21:02:15 +02:00
|
|
|
break;
|
2005-07-08 04:49:49 +02:00
|
|
|
#if CONFIG_CARDBUS_PLUGIN_SUPPORT == 1
|
|
|
|
case PCI_HEADER_TYPE_CARDBUS:
|
|
|
|
dev->ops = &default_cardbus_ops_bus;
|
|
|
|
break;
|
|
|
|
#endif
|
2003-04-22 21:02:15 +02:00
|
|
|
default:
|
|
|
|
bad:
|
2004-04-29 22:08:54 +02:00
|
|
|
if (dev->enabled) {
|
2003-10-11 08:20:25 +02:00
|
|
|
printk_err("%s [%04x/%04x/%06x] has unknown header "
|
2004-10-14 22:54:17 +02:00
|
|
|
"type %02x, ignoring.\n",
|
|
|
|
dev_path(dev),
|
|
|
|
dev->vendor, dev->device,
|
|
|
|
dev->class >> 8, dev->hdr_type);
|
2003-10-11 08:20:25 +02:00
|
|
|
}
|
2003-04-22 21:02:15 +02:00
|
|
|
}
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2005-07-08 04:49:49 +02:00
|
|
|
|
|
|
|
|
2003-04-22 21:02:15 +02:00
|
|
|
/**
|
2004-10-14 23:25:53 +02:00
|
|
|
* @brief See if we have already allocated a device structure for a given devfn.
|
2004-03-23 22:28:05 +01:00
|
|
|
*
|
|
|
|
* Given a linked list of PCI device structures and a devfn number, find the
|
2004-12-03 23:39:34 +01:00
|
|
|
* device structure correspond to the devfn, if present. This function also
|
|
|
|
* removes the device structure from the linked list.
|
2004-03-23 22:28:05 +01:00
|
|
|
*
|
|
|
|
* @param list the device structure list
|
2003-04-22 21:02:15 +02:00
|
|
|
* @param devfn a device/function number
|
2004-03-23 22:28:05 +01:00
|
|
|
*
|
2004-12-03 23:39:34 +01:00
|
|
|
* @return pointer to the device structure found or null of we have not
|
|
|
|
* allocated a device for this devfn yet.
|
2003-04-22 21:02:15 +02:00
|
|
|
*/
|
2004-10-14 22:54:17 +02:00
|
|
|
static struct device *pci_scan_get_dev(struct device **list, unsigned int devfn)
|
2003-04-22 21:02:15 +02:00
|
|
|
{
|
2004-10-14 22:54:17 +02:00
|
|
|
struct device *dev;
|
|
|
|
dev = 0;
|
|
|
|
for(; *list; list = &(*list)->sibling) {
|
2003-10-14 04:36:51 +02:00
|
|
|
if ((*list)->path.type != DEVICE_PATH_PCI) {
|
2004-03-23 22:28:05 +01:00
|
|
|
printk_err("child %s not a pci device\n",
|
2005-07-08 04:49:49 +02:00
|
|
|
dev_path(*list));
|
2003-10-14 04:36:51 +02:00
|
|
|
continue;
|
|
|
|
}
|
2003-09-02 05:36:25 +02:00
|
|
|
if ((*list)->path.u.pci.devfn == devfn) {
|
2003-04-22 21:02:15 +02:00
|
|
|
/* Unlink from the list */
|
|
|
|
dev = *list;
|
|
|
|
*list = (*list)->sibling;
|
|
|
|
dev->sibling = 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2005-07-08 04:49:49 +02:00
|
|
|
/* Just like alloc_dev add the device to the list of device on the bus.
|
|
|
|
* When the list of devices was formed we removed all of the parents
|
|
|
|
* children, and now we are interleaving static and dynamic devices in
|
2004-12-03 23:39:34 +01:00
|
|
|
* order on the bus.
|
2004-10-14 22:54:17 +02:00
|
|
|
*/
|
2003-09-02 05:36:25 +02:00
|
|
|
if (dev) {
|
|
|
|
device_t child;
|
|
|
|
/* Find the last child of our parent */
|
2005-07-08 04:49:49 +02:00
|
|
|
for(child = dev->bus->children; child && child->sibling; ) {
|
2003-09-02 05:36:25 +02:00
|
|
|
child = child->sibling;
|
|
|
|
}
|
|
|
|
/* Place the device on the list of children of it's parent. */
|
|
|
|
if (child) {
|
|
|
|
child->sibling = dev;
|
|
|
|
} else {
|
|
|
|
dev->bus->children = dev;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2003-04-22 21:02:15 +02:00
|
|
|
return dev;
|
|
|
|
}
|
|
|
|
|
2005-07-08 04:49:49 +02:00
|
|
|
/**
|
|
|
|
* @brief Scan a PCI bus.
|
|
|
|
*
|
|
|
|
* Determine the existence of a given PCI device.
|
|
|
|
*
|
|
|
|
* @param bus pointer to the bus structure
|
|
|
|
* @param devfn to look at
|
|
|
|
*
|
|
|
|
* @return The device structure for hte device (if found)
|
|
|
|
* or the NULL if no device is found.
|
|
|
|
*/
|
|
|
|
device_t pci_probe_dev(device_t dev, struct bus *bus, unsigned devfn)
|
|
|
|
{
|
|
|
|
uint32_t id, class;
|
|
|
|
uint8_t hdr_type;
|
|
|
|
|
|
|
|
/* Detect if a device is present */
|
|
|
|
if (!dev) {
|
|
|
|
struct device dummy;
|
|
|
|
dummy.bus = bus;
|
|
|
|
dummy.path.type = DEVICE_PATH_PCI;
|
|
|
|
dummy.path.u.pci.devfn = devfn;
|
|
|
|
id = pci_read_config32(&dummy, PCI_VENDOR_ID);
|
|
|
|
/* Have we found somthing?
|
|
|
|
* Some broken boards return 0 if a slot is empty.
|
|
|
|
*/
|
|
|
|
if ( (id == 0xffffffff) || (id == 0x00000000) ||
|
|
|
|
(id == 0x0000ffff) || (id == 0xffff0000))
|
|
|
|
{
|
2008-09-11 08:52:22 +02:00
|
|
|
printk_spew("%s, bad id 0x%x\n", dev_path(&dummy), id);
|
2005-07-08 04:49:49 +02:00
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
dev = alloc_dev(bus, &dummy.path);
|
|
|
|
}
|
|
|
|
else {
|
|
|
|
/* Enable/disable the device. Once we have
|
|
|
|
* found the device specific operations this
|
|
|
|
* operations we will disable the device with
|
|
|
|
* those as well.
|
|
|
|
*
|
|
|
|
* This is geared toward devices that have subfunctions
|
|
|
|
* that do not show up by default.
|
|
|
|
*
|
|
|
|
* If a device is a stuff option on the motherboard
|
|
|
|
* it may be absent and enable_dev must cope.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
/* Run the magice enable sequence for the device */
|
|
|
|
if (dev->chip_ops && dev->chip_ops->enable_dev) {
|
|
|
|
dev->chip_ops->enable_dev(dev);
|
|
|
|
}
|
|
|
|
/* Now read the vendor and device id */
|
|
|
|
id = pci_read_config32(dev, PCI_VENDOR_ID);
|
|
|
|
|
|
|
|
|
|
|
|
/* If the device does not have a pci id disable it.
|
|
|
|
* Possibly this is because we have already disabled
|
|
|
|
* the device. But this also handles optional devices
|
|
|
|
* that may not always show up.
|
|
|
|
*/
|
|
|
|
/* If the chain is fully enumerated quit */
|
|
|
|
if ( (id == 0xffffffff) || (id == 0x00000000) ||
|
|
|
|
(id == 0x0000ffff) || (id == 0xffff0000))
|
|
|
|
{
|
|
|
|
if (dev->enabled) {
|
|
|
|
printk_info("Disabling static device: %s\n",
|
|
|
|
dev_path(dev));
|
|
|
|
dev->enabled = 0;
|
|
|
|
}
|
|
|
|
return dev;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
/* Read the rest of the pci configuration information */
|
|
|
|
hdr_type = pci_read_config8(dev, PCI_HEADER_TYPE);
|
|
|
|
class = pci_read_config32(dev, PCI_CLASS_REVISION);
|
|
|
|
|
|
|
|
/* Store the interesting information in the device structure */
|
|
|
|
dev->vendor = id & 0xffff;
|
|
|
|
dev->device = (id >> 16) & 0xffff;
|
|
|
|
dev->hdr_type = hdr_type;
|
|
|
|
/* class code, the upper 3 bytes of PCI_CLASS_REVISION */
|
|
|
|
dev->class = class >> 8;
|
|
|
|
|
|
|
|
|
|
|
|
/* Architectural/System devices always need to
|
|
|
|
* be bus masters.
|
|
|
|
*/
|
|
|
|
if ((dev->class >> 16) == PCI_BASE_CLASS_SYSTEM) {
|
|
|
|
dev->command |= PCI_COMMAND_MASTER;
|
|
|
|
}
|
|
|
|
/* Look at the vendor and device id, or at least the
|
|
|
|
* header type and class and figure out which set of
|
|
|
|
* configuration methods to use. Unless we already
|
|
|
|
* have some pci ops.
|
|
|
|
*/
|
|
|
|
set_pci_ops(dev);
|
|
|
|
|
|
|
|
/* Now run the magic enable/disable sequence for the device */
|
|
|
|
if (dev->ops && dev->ops->enable) {
|
|
|
|
dev->ops->enable(dev);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/* Display the device and error if we don't have some pci operations
|
|
|
|
* for it.
|
|
|
|
*/
|
|
|
|
printk_debug("%s [%04x/%04x] %s%s\n",
|
|
|
|
dev_path(dev),
|
|
|
|
dev->vendor, dev->device,
|
|
|
|
dev->enabled?"enabled": "disabled",
|
|
|
|
dev->ops?"" : " No operations"
|
|
|
|
);
|
|
|
|
|
|
|
|
return dev;
|
|
|
|
}
|
|
|
|
|
2004-10-14 22:54:17 +02:00
|
|
|
/**
|
|
|
|
* @brief Scan a PCI bus.
|
2004-03-23 22:28:05 +01:00
|
|
|
*
|
|
|
|
* Determine the existence of devices and bridges on a PCI bus. If there are
|
|
|
|
* bridges on the bus, recursively scan the buses behind the bridges.
|
|
|
|
*
|
2005-07-08 04:49:49 +02:00
|
|
|
* This function is the default scan_bus() method for the root device
|
|
|
|
* 'dev_root'.
|
|
|
|
*
|
2003-09-02 05:36:25 +02:00
|
|
|
* @param bus pointer to the bus structure
|
|
|
|
* @param min_devfn minimum devfn to look at in the scan usually 0x00
|
|
|
|
* @param max_devfn maximum devfn to look at in the scan usually 0xff
|
2003-04-22 21:02:15 +02:00
|
|
|
* @param max current bus number
|
2004-03-23 22:28:05 +01:00
|
|
|
*
|
2003-04-22 21:02:15 +02:00
|
|
|
* @return The maximum bus number found, after scanning all subordinate busses
|
|
|
|
*/
|
2005-07-08 04:49:49 +02:00
|
|
|
unsigned int pci_scan_bus(struct bus *bus,
|
|
|
|
unsigned min_devfn, unsigned max_devfn,
|
|
|
|
unsigned int max)
|
2003-04-22 21:02:15 +02:00
|
|
|
{
|
|
|
|
unsigned int devfn;
|
2003-09-02 05:36:25 +02:00
|
|
|
device_t old_devices;
|
|
|
|
device_t child;
|
2003-04-22 21:02:15 +02:00
|
|
|
|
2006-10-05 00:56:21 +02:00
|
|
|
#if PCI_BUS_SEGN_BITS
|
|
|
|
printk_debug("PCI: pci_scan_bus for bus %04x:%02x\n", bus->secondary >> 8, bus->secondary & 0xff);
|
|
|
|
#else
|
|
|
|
printk_debug("PCI: pci_scan_bus for bus %02x\n", bus->secondary);
|
|
|
|
#endif
|
2003-04-22 21:02:15 +02:00
|
|
|
|
|
|
|
old_devices = bus->children;
|
|
|
|
bus->children = 0;
|
|
|
|
|
|
|
|
post_code(0x24);
|
2004-05-05 23:15:42 +02:00
|
|
|
/* probe all devices/functions on this bus with some optimization for
|
2004-10-14 22:54:17 +02:00
|
|
|
* non-existence and single funcion devices
|
|
|
|
*/
|
2003-09-02 05:36:25 +02:00
|
|
|
for (devfn = min_devfn; devfn <= max_devfn; devfn++) {
|
2005-07-08 04:49:49 +02:00
|
|
|
device_t dev;
|
2003-04-22 21:02:15 +02:00
|
|
|
|
2004-10-14 23:25:53 +02:00
|
|
|
/* First thing setup the device structure */
|
2003-04-22 21:02:15 +02:00
|
|
|
dev = pci_scan_get_dev(&old_devices, devfn);
|
2004-10-14 23:25:53 +02:00
|
|
|
|
2005-07-08 04:49:49 +02:00
|
|
|
/* See if a device is present and setup the device
|
|
|
|
* structure.
|
2003-04-22 21:02:15 +02:00
|
|
|
*/
|
2005-07-08 04:49:49 +02:00
|
|
|
dev = pci_probe_dev(dev, bus, devfn);
|
2003-10-11 08:20:25 +02:00
|
|
|
|
2005-07-08 04:49:49 +02:00
|
|
|
/* if this is not a multi function device,
|
|
|
|
* or the device is not present don't waste
|
|
|
|
* time probing another function.
|
|
|
|
* Skip to next device.
|
|
|
|
*/
|
|
|
|
if ((PCI_FUNC(devfn) == 0x00) &&
|
|
|
|
(!dev || (dev->enabled && ((dev->hdr_type & 0x80) != 0x80))))
|
|
|
|
{
|
2003-04-22 21:02:15 +02:00
|
|
|
devfn += 0x07;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
post_code(0x25);
|
|
|
|
|
2008-08-01 13:25:41 +02:00
|
|
|
/* Die if any left over static devices are are found.
|
2005-07-08 04:49:49 +02:00
|
|
|
* There's probably a problem in the Config.lb.
|
|
|
|
*/
|
|
|
|
if(old_devices) {
|
|
|
|
device_t left;
|
|
|
|
for(left = old_devices; left; left = left->sibling) {
|
2006-01-17 22:12:03 +01:00
|
|
|
printk_err("%s\n", dev_path(left));
|
2005-07-08 04:49:49 +02:00
|
|
|
}
|
2008-08-01 13:25:41 +02:00
|
|
|
printk_warning("PCI: Left over static devices. Check your mainboard Config.lb\n");
|
2005-07-08 04:49:49 +02:00
|
|
|
}
|
|
|
|
|
2004-10-14 22:54:17 +02:00
|
|
|
/* For all children that implement scan_bus (i.e. bridges)
|
|
|
|
* scan the bus behind that child.
|
|
|
|
*/
|
2005-07-08 04:49:49 +02:00
|
|
|
for(child = bus->children; child; child = child->sibling) {
|
|
|
|
max = scan_bus(child, max);
|
2003-04-22 21:02:15 +02:00
|
|
|
}
|
2004-03-23 22:28:05 +01:00
|
|
|
|
2003-04-22 21:02:15 +02:00
|
|
|
/*
|
|
|
|
* We've scanned the bus and so we know all about what's on
|
|
|
|
* the other side of any bridges that may be on this bus plus
|
|
|
|
* any devices.
|
|
|
|
*
|
|
|
|
* Return how far we've got finding sub-buses.
|
|
|
|
*/
|
2006-10-05 00:56:21 +02:00
|
|
|
printk_debug("PCI: pci_scan_bus returning with max=%03x\n", max);
|
2003-04-22 21:02:15 +02:00
|
|
|
post_code(0x55);
|
|
|
|
return max;
|
|
|
|
}
|
|
|
|
|
2005-07-08 04:49:49 +02:00
|
|
|
|
2004-03-23 22:28:05 +01:00
|
|
|
/**
|
|
|
|
* @brief Scan a PCI bridge and the buses behind the bridge.
|
|
|
|
*
|
|
|
|
* Determine the existence of buses behind the bridge. Set up the bridge
|
|
|
|
* according to the result of the scan.
|
|
|
|
*
|
|
|
|
* This function is the default scan_bus() method for PCI bridge devices.
|
|
|
|
*
|
|
|
|
* @param dev pointer to the bridge device
|
|
|
|
* @param max the highest bus number assgined up to now
|
|
|
|
*
|
2003-04-22 21:02:15 +02:00
|
|
|
* @return The maximum bus number found, after scanning all subordinate busses
|
|
|
|
*/
|
2005-07-08 04:49:49 +02:00
|
|
|
unsigned int do_pci_scan_bridge(struct device *dev, unsigned int max,
|
|
|
|
unsigned int (*do_scan_bus)(struct bus *bus,
|
|
|
|
unsigned min_devfn, unsigned max_devfn, unsigned int max))
|
2003-04-22 21:02:15 +02:00
|
|
|
{
|
2003-09-02 05:36:25 +02:00
|
|
|
struct bus *bus;
|
2003-04-22 21:02:15 +02:00
|
|
|
uint32_t buses;
|
|
|
|
uint16_t cr;
|
2003-10-11 08:20:25 +02:00
|
|
|
|
2004-12-03 23:39:34 +01:00
|
|
|
printk_spew("%s for %s\n", __func__, dev_path(dev));
|
|
|
|
|
2003-09-02 05:36:25 +02:00
|
|
|
bus = &dev->link[0];
|
2004-11-18 23:38:08 +01:00
|
|
|
bus->dev = dev;
|
2003-09-02 05:36:25 +02:00
|
|
|
dev->links = 1;
|
|
|
|
|
2003-04-22 21:02:15 +02:00
|
|
|
/* Set up the primary, secondary and subordinate bus numbers. We have
|
|
|
|
* no idea how many buses are behind this bridge yet, so we set the
|
2004-10-14 22:54:17 +02:00
|
|
|
* subordinate bus number to 0xff for the moment.
|
|
|
|
*/
|
2003-04-22 21:02:15 +02:00
|
|
|
bus->secondary = ++max;
|
|
|
|
bus->subordinate = 0xff;
|
2004-03-23 22:28:05 +01:00
|
|
|
|
2003-04-22 21:02:15 +02:00
|
|
|
/* Clear all status bits and turn off memory, I/O and master enables. */
|
2003-09-02 05:36:25 +02:00
|
|
|
cr = pci_read_config16(dev, PCI_COMMAND);
|
|
|
|
pci_write_config16(dev, PCI_COMMAND, 0x0000);
|
|
|
|
pci_write_config16(dev, PCI_STATUS, 0xffff);
|
2003-04-22 21:02:15 +02:00
|
|
|
|
2004-10-14 22:54:17 +02:00
|
|
|
/*
|
|
|
|
* Read the existing primary/secondary/subordinate bus
|
|
|
|
* number configuration.
|
|
|
|
*/
|
2003-09-02 05:36:25 +02:00
|
|
|
buses = pci_read_config32(dev, PCI_PRIMARY_BUS);
|
2003-04-22 21:02:15 +02:00
|
|
|
|
|
|
|
/* Configure the bus numbers for this bridge: the configuration
|
|
|
|
* transactions will not be propagated by the bridge if it is not
|
2004-10-14 22:54:17 +02:00
|
|
|
* correctly configured.
|
|
|
|
*/
|
2003-04-22 21:02:15 +02:00
|
|
|
buses &= 0xff000000;
|
2003-09-02 05:36:25 +02:00
|
|
|
buses |= (((unsigned int) (dev->bus->secondary) << 0) |
|
2005-07-08 04:49:49 +02:00
|
|
|
((unsigned int) (bus->secondary) << 8) |
|
|
|
|
((unsigned int) (bus->subordinate) << 16));
|
2003-09-02 05:36:25 +02:00
|
|
|
pci_write_config32(dev, PCI_PRIMARY_BUS, buses);
|
2004-12-03 23:39:34 +01:00
|
|
|
|
2004-10-14 22:54:17 +02:00
|
|
|
/* Now we can scan all subordinate buses
|
|
|
|
* i.e. the bus behind the bridge.
|
|
|
|
*/
|
2005-07-08 04:49:49 +02:00
|
|
|
max = do_scan_bus(bus, 0x00, 0xff, max);
|
2004-12-03 23:39:34 +01:00
|
|
|
|
2003-04-22 21:02:15 +02:00
|
|
|
/* We know the number of buses behind this bridge. Set the subordinate
|
2004-10-14 22:54:17 +02:00
|
|
|
* bus number to its real value.
|
|
|
|
*/
|
2003-04-22 21:02:15 +02:00
|
|
|
bus->subordinate = max;
|
|
|
|
buses = (buses & 0xff00ffff) |
|
|
|
|
((unsigned int) (bus->subordinate) << 16);
|
2003-09-02 05:36:25 +02:00
|
|
|
pci_write_config32(dev, PCI_PRIMARY_BUS, buses);
|
|
|
|
pci_write_config16(dev, PCI_COMMAND, cr);
|
2005-07-08 04:49:49 +02:00
|
|
|
|
2004-10-14 22:54:17 +02:00
|
|
|
printk_spew("%s returns max %d\n", __func__, max);
|
2003-04-22 21:02:15 +02:00
|
|
|
return max;
|
|
|
|
}
|
2004-03-23 22:28:05 +01:00
|
|
|
|
2005-07-08 04:49:49 +02:00
|
|
|
/**
|
|
|
|
* @brief Scan a PCI bridge and the buses behind the bridge.
|
|
|
|
*
|
|
|
|
* Determine the existence of buses behind the bridge. Set up the bridge
|
|
|
|
* according to the result of the scan.
|
|
|
|
*
|
|
|
|
* This function is the default scan_bus() method for PCI bridge devices.
|
|
|
|
*
|
|
|
|
* @param dev pointer to the bridge device
|
|
|
|
* @param max the highest bus number assgined up to now
|
|
|
|
*
|
|
|
|
* @return The maximum bus number found, after scanning all subordinate busses
|
|
|
|
*/
|
|
|
|
unsigned int pci_scan_bridge(struct device *dev, unsigned int max)
|
|
|
|
{
|
|
|
|
return do_pci_scan_bridge(dev, max, pci_scan_bus);
|
|
|
|
}
|
|
|
|
|
2003-10-02 02:08:42 +02:00
|
|
|
/*
|
|
|
|
Tell the EISA int controller this int must be level triggered
|
|
|
|
THIS IS A KLUDGE -- sorry, this needs to get cleaned up.
|
|
|
|
*/
|
2006-06-22 06:37:27 +02:00
|
|
|
void pci_level_irq(unsigned char intNum)
|
2003-10-02 02:08:42 +02:00
|
|
|
{
|
2003-10-02 20:16:07 +02:00
|
|
|
unsigned short intBits = inb(0x4d0) | (((unsigned) inb(0x4d1)) << 8);
|
2003-10-02 02:08:42 +02:00
|
|
|
|
2004-10-14 22:54:17 +02:00
|
|
|
printk_spew("%s: current ints are 0x%x\n", __func__, intBits);
|
2003-10-02 02:08:42 +02:00
|
|
|
intBits |= (1 << intNum);
|
|
|
|
|
2004-10-14 22:54:17 +02:00
|
|
|
printk_spew("%s: try to set ints 0x%x\n", __func__, intBits);
|
2003-10-02 20:16:07 +02:00
|
|
|
|
2003-10-02 02:08:42 +02:00
|
|
|
// Write new values
|
|
|
|
outb((unsigned char) intBits, 0x4d0);
|
|
|
|
outb((unsigned char) (intBits >> 8), 0x4d1);
|
2003-10-02 20:16:07 +02:00
|
|
|
|
2003-10-15 22:05:11 +02:00
|
|
|
/* this seems like an error but is not ... */
|
2004-10-06 19:33:54 +02:00
|
|
|
#if 1
|
2006-09-19 00:50:51 +02:00
|
|
|
if (inb(0x4d0) != (intBits & 0xff)) {
|
2003-10-02 20:16:07 +02:00
|
|
|
printk_err("%s: lower order bits are wrong: want 0x%x, got 0x%x\n",
|
2006-09-19 00:50:51 +02:00
|
|
|
__func__, intBits &0xff, inb(0x4d0));
|
2003-10-02 20:16:07 +02:00
|
|
|
}
|
2006-09-19 00:50:51 +02:00
|
|
|
if (inb(0x4d1) != ((intBits >> 8) & 0xff)) {
|
2003-10-02 20:16:07 +02:00
|
|
|
printk_err("%s: lower order bits are wrong: want 0x%x, got 0x%x\n",
|
2006-09-19 00:50:51 +02:00
|
|
|
__func__, (intBits>>8) &0xff, inb(0x4d1));
|
2003-10-02 20:16:07 +02:00
|
|
|
}
|
2003-10-15 22:05:11 +02:00
|
|
|
#endif
|
2003-10-02 02:08:42 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
This function assigns IRQs for all functions contained within
|
|
|
|
the indicated device address. If the device does not exist or does
|
|
|
|
not require interrupts then this function has no effect.
|
|
|
|
|
|
|
|
This function should be called for each PCI slot in your system.
|
|
|
|
|
|
|
|
pIntAtoD is an array of IRQ #s that are assigned to PINTA through PINTD of
|
|
|
|
this slot.
|
|
|
|
The particular irq #s that are passed in depend on the routing inside
|
|
|
|
your southbridge and on your motherboard.
|
|
|
|
|
|
|
|
-kevinh@ispiri.com
|
|
|
|
*/
|
2005-07-08 04:49:49 +02:00
|
|
|
void pci_assign_irqs(unsigned bus, unsigned slot,
|
|
|
|
const unsigned char pIntAtoD[4])
|
2003-10-02 02:08:42 +02:00
|
|
|
{
|
|
|
|
unsigned functNum;
|
|
|
|
device_t pdev;
|
|
|
|
unsigned char line;
|
|
|
|
unsigned char irq;
|
|
|
|
unsigned char readback;
|
|
|
|
|
|
|
|
/* Each slot may contain up to eight functions */
|
|
|
|
for (functNum = 0; functNum < 8; functNum++) {
|
|
|
|
pdev = dev_find_slot(bus, (slot << 3) + functNum);
|
|
|
|
|
|
|
|
if (pdev) {
|
|
|
|
line = pci_read_config8(pdev, PCI_INTERRUPT_PIN);
|
|
|
|
|
|
|
|
// PCI spec says all other values are reserved
|
|
|
|
if ((line >= 1) && (line <= 4)) {
|
|
|
|
irq = pIntAtoD[line - 1];
|
|
|
|
|
|
|
|
printk_debug("Assigning IRQ %d to %d:%x.%d\n", \
|
|
|
|
irq, bus, slot, functNum);
|
|
|
|
|
|
|
|
pci_write_config8(pdev, PCI_INTERRUPT_LINE,\
|
|
|
|
pIntAtoD[line - 1]);
|
|
|
|
|
|
|
|
readback = pci_read_config8(pdev, PCI_INTERRUPT_LINE);
|
|
|
|
printk_debug(" Readback = %d\n", readback);
|
|
|
|
|
|
|
|
// Change to level triggered
|
|
|
|
pci_level_irq(pIntAtoD[line - 1]);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|