2011-04-27 01:47:04 +02:00
|
|
|
/*
|
|
|
|
* This file is part of the coreboot project.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2003 Eric Biederman
|
|
|
|
* Copyright (C) 2006-2010 coresystems GmbH
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; version 2 of the License.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <arch/io.h>
|
2014-02-17 20:34:42 +01:00
|
|
|
#include <console/uart.h>
|
2011-04-27 01:47:04 +02:00
|
|
|
#include <device/device.h>
|
2012-03-31 01:19:31 +02:00
|
|
|
#include <delay.h>
|
2014-01-30 14:45:16 +01:00
|
|
|
#include "uart8250reg.h"
|
2011-04-27 01:47:04 +02:00
|
|
|
|
|
|
|
/* Should support 8250, 16450, 16550, 16550A type UARTs */
|
|
|
|
|
2012-03-31 01:19:31 +02:00
|
|
|
/* Expected character delay at 1200bps is 9ms for a working UART
|
|
|
|
* and no flow-control. Assume UART as stuck if shift register
|
|
|
|
* or FIFO takes more than 50ms per character to appear empty.
|
|
|
|
*/
|
|
|
|
#define SINGLE_CHAR_TIMEOUT (50 * 1000)
|
|
|
|
#define FIFO_TIMEOUT (16 * SINGLE_CHAR_TIMEOUT)
|
|
|
|
|
2014-02-15 09:19:23 +01:00
|
|
|
static int uart8250_mem_can_tx_byte(unsigned base_port)
|
2011-04-27 01:47:04 +02:00
|
|
|
{
|
2012-03-31 01:19:31 +02:00
|
|
|
return read8(base_port + UART_LSR) & UART_LSR_THRE;
|
2011-04-27 01:47:04 +02:00
|
|
|
}
|
|
|
|
|
2014-02-15 09:19:23 +01:00
|
|
|
static void uart8250_mem_tx_byte(unsigned base_port, unsigned char data)
|
2011-04-27 01:47:04 +02:00
|
|
|
{
|
2012-03-31 01:19:31 +02:00
|
|
|
unsigned long int i = SINGLE_CHAR_TIMEOUT;
|
|
|
|
while(i-- && !uart8250_mem_can_tx_byte(base_port))
|
|
|
|
udelay(1);
|
2014-02-15 09:19:23 +01:00
|
|
|
write8(base_port + UART_TBR, data);
|
2011-04-27 01:47:04 +02:00
|
|
|
}
|
|
|
|
|
2014-02-15 09:19:23 +01:00
|
|
|
static void uart8250_mem_tx_flush(unsigned base_port)
|
2011-04-27 01:47:04 +02:00
|
|
|
{
|
2012-03-31 01:19:31 +02:00
|
|
|
unsigned long int i = FIFO_TIMEOUT;
|
|
|
|
while(i-- && !(read8(base_port + UART_LSR) & UART_LSR_TEMT))
|
|
|
|
udelay(1);
|
2011-04-27 01:47:04 +02:00
|
|
|
}
|
|
|
|
|
2014-02-15 09:19:23 +01:00
|
|
|
static int uart8250_mem_can_rx_byte(unsigned base_port)
|
2011-04-27 01:47:04 +02:00
|
|
|
{
|
|
|
|
return read8(base_port + UART_LSR) & UART_LSR_DR;
|
|
|
|
}
|
|
|
|
|
2014-02-15 09:19:23 +01:00
|
|
|
static unsigned char uart8250_mem_rx_byte(unsigned base_port)
|
2011-04-27 01:47:04 +02:00
|
|
|
{
|
2012-03-31 01:19:31 +02:00
|
|
|
unsigned long int i = SINGLE_CHAR_TIMEOUT;
|
|
|
|
while(i-- && !uart8250_mem_can_rx_byte(base_port))
|
|
|
|
udelay(1);
|
|
|
|
if (i)
|
|
|
|
return read8(base_port + UART_RBR);
|
|
|
|
else
|
|
|
|
return 0x0;
|
2011-04-27 01:47:04 +02:00
|
|
|
}
|
|
|
|
|
2014-02-15 09:19:23 +01:00
|
|
|
static void uart8250_mem_init(unsigned base_port, unsigned divisor)
|
2011-04-27 01:47:04 +02:00
|
|
|
{
|
|
|
|
/* Disable interrupts */
|
|
|
|
write8(base_port + UART_IER, 0x0);
|
|
|
|
/* Enable FIFOs */
|
|
|
|
write8(base_port + UART_FCR, UART_FCR_FIFO_EN);
|
|
|
|
|
|
|
|
/* Assert DTR and RTS so the other end is happy */
|
|
|
|
write8(base_port + UART_MCR, UART_MCR_DTR | UART_MCR_RTS);
|
|
|
|
|
|
|
|
/* DLAB on */
|
|
|
|
write8(base_port + UART_LCR, UART_LCR_DLAB | CONFIG_TTYS0_LCS);
|
|
|
|
|
|
|
|
write8(base_port + UART_DLL, divisor & 0xFF);
|
|
|
|
write8(base_port + UART_DLM, (divisor >> 8) & 0xFF);
|
|
|
|
|
|
|
|
/* Set to 3 for 8N1 */
|
|
|
|
write8(base_port + UART_LCR, CONFIG_TTYS0_LCS);
|
|
|
|
}
|
|
|
|
|
2014-03-14 21:28:29 +01:00
|
|
|
void uart_init(int idx)
|
2011-04-27 01:47:04 +02:00
|
|
|
{
|
2014-03-14 21:28:29 +01:00
|
|
|
u32 base = uart_platform_base(idx);
|
2014-02-15 09:19:23 +01:00
|
|
|
if (!base)
|
|
|
|
return;
|
2011-04-27 01:47:04 +02:00
|
|
|
|
2014-02-15 09:19:23 +01:00
|
|
|
unsigned int div;
|
2014-02-17 18:37:52 +01:00
|
|
|
div = uart_baudrate_divisor(default_baudrate(), uart_platform_refclk(), 16);
|
2014-02-15 09:19:23 +01:00
|
|
|
uart8250_mem_init(base, div);
|
|
|
|
}
|
2011-04-27 01:47:04 +02:00
|
|
|
|
2014-03-14 21:28:29 +01:00
|
|
|
void uart_tx_byte(int idx, unsigned char data)
|
2014-02-15 09:19:23 +01:00
|
|
|
{
|
2014-03-14 21:28:29 +01:00
|
|
|
u32 base = uart_platform_base(idx);
|
2014-02-15 09:19:23 +01:00
|
|
|
if (!base)
|
|
|
|
return;
|
|
|
|
uart8250_mem_tx_byte(base, data);
|
|
|
|
}
|
|
|
|
|
2014-03-14 21:28:29 +01:00
|
|
|
unsigned char uart_rx_byte(int idx)
|
2014-02-15 09:19:23 +01:00
|
|
|
{
|
2014-03-14 21:28:29 +01:00
|
|
|
u32 base = uart_platform_base(idx);
|
2014-02-15 09:19:23 +01:00
|
|
|
if (!base)
|
|
|
|
return 0xff;
|
|
|
|
return uart8250_mem_rx_byte(base);
|
|
|
|
}
|
|
|
|
|
2014-03-14 21:28:29 +01:00
|
|
|
void uart_tx_flush(int idx)
|
2014-02-15 09:19:23 +01:00
|
|
|
{
|
2014-03-14 21:28:29 +01:00
|
|
|
u32 base = uart_platform_base(idx);
|
2014-02-15 09:19:23 +01:00
|
|
|
if (!base)
|
|
|
|
return;
|
|
|
|
uart8250_mem_tx_flush(base);
|
2011-04-27 01:47:04 +02:00
|
|
|
}
|