2020-04-05 15:46:48 +02:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
2014-05-01 01:36:13 +02:00
|
|
|
|
2016-12-04 05:08:20 +01:00
|
|
|
#include <assert.h>
|
2014-05-01 01:36:13 +02:00
|
|
|
#include <cbfs.h>
|
|
|
|
#include <cbmem.h>
|
2018-10-01 19:17:11 +02:00
|
|
|
#include <cf9_reset.h>
|
2014-05-01 01:36:13 +02:00
|
|
|
#include <console/console.h>
|
|
|
|
#include <device/pci_def.h>
|
2018-05-28 04:51:49 +02:00
|
|
|
#include <memory_info.h>
|
2017-12-15 20:26:40 +01:00
|
|
|
#include <mrc_cache.h>
|
2014-05-01 01:36:13 +02:00
|
|
|
#include <string.h>
|
2019-03-06 01:53:33 +01:00
|
|
|
#if CONFIG(EC_GOOGLE_CHROMEEC)
|
2014-05-01 01:36:13 +02:00
|
|
|
#include <ec/google/chromeec/ec.h>
|
|
|
|
#include <ec/google/chromeec/ec_commands.h>
|
|
|
|
#endif
|
|
|
|
#include <vendorcode/google/chromeos/chromeos.h>
|
2014-10-20 22:46:39 +02:00
|
|
|
#include <soc/iomap.h>
|
|
|
|
#include <soc/pei_data.h>
|
|
|
|
#include <soc/pei_wrapper.h>
|
|
|
|
#include <soc/pm.h>
|
|
|
|
#include <soc/romstage.h>
|
|
|
|
#include <soc/systemagent.h>
|
2014-05-01 01:36:13 +02:00
|
|
|
|
2020-10-13 23:32:55 +02:00
|
|
|
static const char *const ecc_decoder[] = {
|
|
|
|
"inactive",
|
|
|
|
"active on IO",
|
|
|
|
"disabled on IO",
|
|
|
|
"active",
|
|
|
|
};
|
|
|
|
|
2020-10-13 21:34:53 +02:00
|
|
|
/*
|
|
|
|
* Dump in the log memory controller configuration as read from the memory
|
|
|
|
* controller registers.
|
|
|
|
*/
|
|
|
|
static void report_memory_config(void)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
2020-10-13 23:01:48 +02:00
|
|
|
const u32 addr_decoder_common = MCHBAR32(MAD_CHNL);
|
2020-10-13 21:34:53 +02:00
|
|
|
|
|
|
|
printk(BIOS_DEBUG, "memcfg DDR3 clock %d MHz\n",
|
2020-10-13 23:01:48 +02:00
|
|
|
(MCHBAR32(MC_BIOS_DATA) * 13333 * 2 + 50) / 100);
|
|
|
|
|
2020-10-13 21:34:53 +02:00
|
|
|
printk(BIOS_DEBUG, "memcfg channel assignment: A: %d, B % d, C % d\n",
|
2020-10-13 23:01:48 +02:00
|
|
|
(addr_decoder_common >> 0) & 3,
|
2020-10-13 21:34:53 +02:00
|
|
|
(addr_decoder_common >> 2) & 3,
|
|
|
|
(addr_decoder_common >> 4) & 3);
|
|
|
|
|
2020-10-13 23:37:07 +02:00
|
|
|
for (i = 0; i < NUM_CHANNELS; i++) {
|
|
|
|
const u32 ch_conf = MCHBAR32(MAD_DIMM(i));
|
2020-10-13 23:01:48 +02:00
|
|
|
|
|
|
|
printk(BIOS_DEBUG, "memcfg channel[%d] config (%8.8x):\n", i, ch_conf);
|
2020-10-13 23:32:55 +02:00
|
|
|
printk(BIOS_DEBUG, " ECC %s\n", ecc_decoder[(ch_conf >> 24) & 3]);
|
2020-10-13 21:34:53 +02:00
|
|
|
printk(BIOS_DEBUG, " enhanced interleave mode %s\n",
|
|
|
|
((ch_conf >> 22) & 1) ? "on" : "off");
|
2020-10-13 23:01:48 +02:00
|
|
|
|
2020-10-13 21:34:53 +02:00
|
|
|
printk(BIOS_DEBUG, " rank interleave %s\n",
|
|
|
|
((ch_conf >> 21) & 1) ? "on" : "off");
|
2020-10-13 23:01:48 +02:00
|
|
|
|
2020-10-13 21:34:53 +02:00
|
|
|
printk(BIOS_DEBUG, " DIMMA %d MB width %s %s rank%s\n",
|
|
|
|
((ch_conf >> 0) & 0xff) * 256,
|
|
|
|
((ch_conf >> 19) & 1) ? "x16" : "x8 or x32",
|
|
|
|
((ch_conf >> 17) & 1) ? "dual" : "single",
|
|
|
|
((ch_conf >> 16) & 1) ? "" : ", selected");
|
2020-10-13 23:01:48 +02:00
|
|
|
|
2020-10-13 21:34:53 +02:00
|
|
|
printk(BIOS_DEBUG, " DIMMB %d MB width %s %s rank%s\n",
|
|
|
|
((ch_conf >> 8) & 0xff) * 256,
|
2020-10-13 23:28:23 +02:00
|
|
|
((ch_conf >> 20) & 1) ? "x16" : "x8 or x32",
|
2020-10-13 21:34:53 +02:00
|
|
|
((ch_conf >> 18) & 1) ? "dual" : "single",
|
|
|
|
((ch_conf >> 16) & 1) ? ", selected" : "");
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-05-01 01:36:13 +02:00
|
|
|
/*
|
|
|
|
* Find PEI executable in coreboot filesystem and execute it.
|
|
|
|
*/
|
|
|
|
void raminit(struct pei_data *pei_data)
|
|
|
|
{
|
2020-07-24 01:10:52 +02:00
|
|
|
size_t mrc_size;
|
2017-03-17 02:47:55 +01:00
|
|
|
struct memory_info *mem_info;
|
2014-05-01 01:36:13 +02:00
|
|
|
pei_wrapper_entry_t entry;
|
|
|
|
int ret;
|
2018-12-22 16:11:52 +01:00
|
|
|
struct cbfsf f;
|
|
|
|
uint32_t type = CBFS_TYPE_MRC;
|
2014-05-01 01:36:13 +02:00
|
|
|
|
|
|
|
broadwell_fill_pei_data(pei_data);
|
|
|
|
|
2020-03-03 00:54:43 +01:00
|
|
|
if (CONFIG(BROADWELL_VBOOT_IN_BOOTBLOCK) &&
|
|
|
|
vboot_recovery_mode_enabled()) {
|
2014-05-01 01:36:13 +02:00
|
|
|
/* Recovery mode does not use MRC cache */
|
|
|
|
printk(BIOS_DEBUG, "Recovery mode: not using MRC cache.\n");
|
2020-07-24 01:10:52 +02:00
|
|
|
} else {
|
2016-12-04 05:08:20 +01:00
|
|
|
/* Assume boot device is memory mapped. */
|
2019-03-06 01:53:33 +01:00
|
|
|
assert(CONFIG(BOOT_DEVICE_MEMORY_MAPPED));
|
2020-07-24 01:10:52 +02:00
|
|
|
|
|
|
|
pei_data->saved_data =
|
|
|
|
mrc_cache_current_mmap_leak(MRC_TRAINING_DATA, 0,
|
|
|
|
&mrc_size);
|
|
|
|
if (pei_data->saved_data) {
|
|
|
|
/* MRC cache found */
|
|
|
|
pei_data->saved_data_size = mrc_size;
|
|
|
|
} else if (pei_data->boot_mode == ACPI_S3) {
|
|
|
|
/* Waking from S3 and no cache. */
|
|
|
|
printk(BIOS_DEBUG,
|
|
|
|
"No MRC cache found in S3 resume path.\n");
|
|
|
|
post_code(POST_RESUME_FAILURE);
|
|
|
|
system_reset();
|
|
|
|
} else {
|
|
|
|
printk(BIOS_DEBUG, "No MRC cache found.\n");
|
|
|
|
}
|
2014-05-01 01:36:13 +02:00
|
|
|
}
|
|
|
|
|
2014-05-05 19:42:35 +02:00
|
|
|
/*
|
|
|
|
* Do not use saved pei data. Can be set by mainboard romstage
|
|
|
|
* to force a full train of memory on every boot.
|
|
|
|
*/
|
|
|
|
if (pei_data->disable_saved_data) {
|
|
|
|
printk(BIOS_DEBUG, "Disabling PEI saved data by request\n");
|
|
|
|
pei_data->saved_data = NULL;
|
|
|
|
pei_data->saved_data_size = 0;
|
|
|
|
}
|
|
|
|
|
2014-05-01 01:36:13 +02:00
|
|
|
/* Determine if mrc.bin is in the cbfs. */
|
2018-12-22 16:11:52 +01:00
|
|
|
if (cbfs_locate_file_in_region(&f, "COREBOOT", "mrc.bin", &type) < 0)
|
|
|
|
die("mrc.bin not found!");
|
|
|
|
/* We don't care about leaking the mapping */
|
|
|
|
entry = (pei_wrapper_entry_t)rdev_mmap_full(&f.data);
|
2014-05-01 01:36:13 +02:00
|
|
|
if (entry == NULL) {
|
|
|
|
printk(BIOS_DEBUG, "Couldn't find mrc.bin\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
printk(BIOS_DEBUG, "Starting Memory Reference Code\n");
|
|
|
|
|
|
|
|
ret = entry(pei_data);
|
|
|
|
if (ret < 0)
|
|
|
|
die("pei_data version mismatch\n");
|
|
|
|
|
|
|
|
/* Print the MRC version after executing the UEFI PEI stage. */
|
2020-10-13 23:01:48 +02:00
|
|
|
u32 version = MCHBAR32(MRC_REVISION);
|
2014-05-01 01:36:13 +02:00
|
|
|
printk(BIOS_DEBUG, "MRC Version %d.%d.%d Build %d\n",
|
2020-10-13 23:01:48 +02:00
|
|
|
(version >> 24) & 0xff, (version >> 16) & 0xff,
|
|
|
|
(version >> 8) & 0xff, (version >> 0) & 0xff);
|
2014-05-01 01:36:13 +02:00
|
|
|
|
|
|
|
report_memory_config();
|
|
|
|
|
2016-07-14 06:21:41 +02:00
|
|
|
if (pei_data->boot_mode != ACPI_S3) {
|
2014-05-01 01:36:13 +02:00
|
|
|
cbmem_initialize_empty();
|
2015-06-09 20:55:51 +02:00
|
|
|
} else if (cbmem_initialize()) {
|
|
|
|
printk(BIOS_DEBUG, "Failed to recover CBMEM in S3 resume.\n");
|
|
|
|
/* Failed S3 resume, reset to come up cleanly */
|
2018-10-01 19:17:11 +02:00
|
|
|
system_reset();
|
2014-05-01 01:36:13 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
printk(BIOS_DEBUG, "MRC data at %p %d bytes\n", pei_data->data_to_save,
|
|
|
|
pei_data->data_to_save_size);
|
|
|
|
|
|
|
|
if (pei_data->data_to_save != NULL && pei_data->data_to_save_size > 0)
|
2016-12-04 05:08:20 +01:00
|
|
|
mrc_cache_stash_data(MRC_TRAINING_DATA, 0,
|
|
|
|
pei_data->data_to_save,
|
|
|
|
pei_data->data_to_save_size);
|
2014-07-28 19:54:40 +02:00
|
|
|
|
|
|
|
printk(BIOS_DEBUG, "create cbmem for dimm information\n");
|
|
|
|
mem_info = cbmem_add(CBMEM_ID_MEMINFO, sizeof(struct memory_info));
|
2019-05-31 19:44:46 +02:00
|
|
|
|
|
|
|
if (!mem_info) {
|
|
|
|
printk(BIOS_ERR, "Error! Failed to add mem_info to cbmem\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2018-05-28 04:51:49 +02:00
|
|
|
memset(mem_info, 0, sizeof(*mem_info));
|
|
|
|
/* Translate pei_memory_info struct data into memory_info struct */
|
|
|
|
mem_info->dimm_cnt = pei_data->meminfo.dimm_cnt;
|
|
|
|
for (int i = 0; i < MIN(DIMM_INFO_TOTAL, PEI_DIMM_INFO_TOTAL); i++) {
|
|
|
|
struct dimm_info *dimm = &mem_info->dimm[i];
|
|
|
|
const struct pei_dimm_info *pei_dimm =
|
|
|
|
&pei_data->meminfo.dimm[i];
|
|
|
|
dimm->dimm_size = pei_dimm->dimm_size;
|
|
|
|
dimm->ddr_type = pei_dimm->ddr_type;
|
|
|
|
dimm->ddr_frequency = pei_dimm->ddr_frequency;
|
|
|
|
dimm->rank_per_dimm = pei_dimm->rank_per_dimm;
|
|
|
|
dimm->channel_num = pei_dimm->channel_num;
|
|
|
|
dimm->dimm_num = pei_dimm->dimm_num;
|
|
|
|
dimm->bank_locator = pei_dimm->bank_locator;
|
|
|
|
memcpy(&dimm->serial, &pei_dimm->serial,
|
|
|
|
MIN(sizeof(dimm->serial), sizeof(pei_dimm->serial)));
|
|
|
|
memcpy(&dimm->module_part_number,
|
|
|
|
&pei_dimm->module_part_number,
|
|
|
|
MIN(sizeof(dimm->module_part_number),
|
|
|
|
sizeof(pei_dimm->module_part_number)));
|
|
|
|
dimm->module_part_number[DIMM_INFO_PART_NUMBER_SIZE - 1] = '\0';
|
|
|
|
dimm->mod_id = pei_dimm->mod_id;
|
|
|
|
dimm->mod_type = pei_dimm->mod_type;
|
|
|
|
dimm->bus_width = pei_dimm->bus_width;
|
|
|
|
}
|
2014-05-01 01:36:13 +02:00
|
|
|
}
|