2004-06-28 13:59:45 +02:00
|
|
|
#include <console/console.h>
|
2013-05-31 09:26:55 +02:00
|
|
|
#include <cpu/cpu.h>
|
2012-02-16 18:43:25 +01:00
|
|
|
#include <cpu/x86/lapic_def.h>
|
2004-06-28 13:59:45 +02:00
|
|
|
#include <arch/io.h>
|
2010-10-12 19:34:08 +02:00
|
|
|
#include <arch/ioapic.h>
|
2004-06-28 13:59:45 +02:00
|
|
|
#include <stdint.h>
|
|
|
|
#include <device/device.h>
|
|
|
|
#include <device/pci.h>
|
|
|
|
#include <stdlib.h>
|
|
|
|
#include <string.h>
|
2009-11-12 17:38:03 +01:00
|
|
|
#include <delay.h>
|
2011-08-14 20:56:34 +02:00
|
|
|
#include <smbios.h>
|
2010-12-13 20:50:25 +01:00
|
|
|
#include <cbmem.h>
|
2009-05-12 00:44:14 +02:00
|
|
|
|
2013-05-31 09:26:55 +02:00
|
|
|
#include "fw_cfg.h"
|
|
|
|
|
2013-01-07 22:21:22 +01:00
|
|
|
#include "memory.c"
|
2011-08-14 20:56:34 +02:00
|
|
|
|
|
|
|
static void cpu_pci_domain_set_resources(device_t dev)
|
|
|
|
{
|
2013-06-17 13:30:50 +02:00
|
|
|
assign_resources(dev->link_list);
|
|
|
|
}
|
2010-05-03 18:21:52 +02:00
|
|
|
|
2013-06-17 13:30:50 +02:00
|
|
|
static void cpu_pci_domain_read_resources(struct device *dev)
|
|
|
|
{
|
|
|
|
struct resource *res;
|
|
|
|
unsigned long tomk = 0;
|
|
|
|
int idx = 10;
|
|
|
|
|
|
|
|
pci_domain_read_resources(dev);
|
2010-05-03 18:21:52 +02:00
|
|
|
|
2013-06-17 13:30:50 +02:00
|
|
|
tomk = qemu_get_memory_size();
|
|
|
|
printk(BIOS_DEBUG, "Detected %lu MiB RAM.\n", tomk / 1024);
|
2010-05-03 18:21:52 +02:00
|
|
|
|
|
|
|
/* Report the memory regions. */
|
|
|
|
idx = 10;
|
|
|
|
ram_resource(dev, idx++, 0, 640);
|
2013-06-17 13:30:50 +02:00
|
|
|
ram_resource(dev, idx++, 768, tomk - 768);
|
2009-05-12 00:44:14 +02:00
|
|
|
|
2010-05-03 18:21:52 +02:00
|
|
|
/* Leave some space for ACPI, PIRQ and MP tables */
|
2010-12-13 20:50:25 +01:00
|
|
|
high_tables_base = (tomk * 1024) - HIGH_MEMORY_SIZE;
|
|
|
|
high_tables_size = HIGH_MEMORY_SIZE;
|
2010-05-03 18:21:52 +02:00
|
|
|
|
2009-07-02 20:56:24 +02:00
|
|
|
/* Reserve space for the IOAPIC. This should be in the Southbridge,
|
|
|
|
* but I couldn't tell which device to put it in. */
|
|
|
|
res = new_resource(dev, 2);
|
2010-10-12 19:34:08 +02:00
|
|
|
res->base = IO_APIC_ADDR;
|
2009-07-02 20:56:24 +02:00
|
|
|
res->size = 0x100000UL;
|
|
|
|
res->limit = 0xffffffffUL;
|
|
|
|
res->flags = IORESOURCE_MEM | IORESOURCE_FIXED | IORESOURCE_STORED |
|
|
|
|
IORESOURCE_ASSIGNED;
|
|
|
|
|
|
|
|
/* Reserve space for the LAPIC. There's one in every processor, but
|
|
|
|
* the space only needs to be reserved once, so we do it here. */
|
|
|
|
res = new_resource(dev, 3);
|
2012-02-16 18:43:25 +01:00
|
|
|
res->base = LOCAL_APIC_ADDR;
|
2009-07-02 20:56:24 +02:00
|
|
|
res->size = 0x10000UL;
|
|
|
|
res->limit = 0xffffffffUL;
|
|
|
|
res->flags = IORESOURCE_MEM | IORESOURCE_FIXED | IORESOURCE_STORED |
|
|
|
|
IORESOURCE_ASSIGNED;
|
2004-10-27 10:53:57 +02:00
|
|
|
}
|
|
|
|
|
2011-08-14 20:56:34 +02:00
|
|
|
#if CONFIG_GENERATE_SMBIOS_TABLES
|
|
|
|
static int qemu_get_smbios_data16(int handle, unsigned long *current)
|
|
|
|
{
|
|
|
|
struct smbios_type16 *t = (struct smbios_type16 *)*current;
|
|
|
|
int len = sizeof(struct smbios_type16);
|
|
|
|
|
|
|
|
memset(t, 0, sizeof(struct smbios_type16));
|
|
|
|
t->type = SMBIOS_PHYS_MEMORY_ARRAY;
|
|
|
|
t->handle = handle;
|
|
|
|
t->length = len - 2;
|
|
|
|
t->location = 3; /* Location: System Board */
|
|
|
|
t->use = 3; /* System memory */
|
|
|
|
t->memory_error_correction = 3; /* No error correction */
|
|
|
|
t->maximum_capacity = qemu_get_memory_size();
|
|
|
|
*current += len;
|
|
|
|
return len;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int qemu_get_smbios_data17(int handle, int parent_handle, unsigned long *current)
|
|
|
|
{
|
|
|
|
struct smbios_type17 *t = (struct smbios_type17 *)*current;
|
|
|
|
int len;
|
|
|
|
|
|
|
|
memset(t, 0, sizeof(struct smbios_type17));
|
|
|
|
t->type = SMBIOS_MEMORY_DEVICE;
|
|
|
|
t->handle = handle;
|
|
|
|
t->phys_memory_array_handle = parent_handle;
|
|
|
|
t->length = sizeof(struct smbios_type17) - 2;
|
|
|
|
t->size = qemu_get_memory_size() / 1024;
|
|
|
|
t->data_width = 64;
|
|
|
|
t->total_width = 64;
|
|
|
|
t->form_factor = 9; /* DIMM */
|
|
|
|
t->device_locator = smbios_add_string(t->eos, "Virtual");
|
|
|
|
t->memory_type = 0x12; /* DDR */
|
|
|
|
t->type_detail = 0x80; /* Synchronous */
|
|
|
|
t->speed = 200;
|
|
|
|
t->clock_speed = 200;
|
|
|
|
t->manufacturer = smbios_add_string(t->eos, CONFIG_MAINBOARD_VENDOR);
|
|
|
|
len = t->length + smbios_string_table_len(t->eos);
|
|
|
|
*current += len;
|
|
|
|
return len;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int qemu_get_smbios_data(device_t dev, int *handle, unsigned long *current)
|
|
|
|
{
|
|
|
|
int len;
|
|
|
|
len = qemu_get_smbios_data16(*handle, current);
|
|
|
|
len += qemu_get_smbios_data17(*handle+1, *handle, current);
|
|
|
|
*handle += 2;
|
|
|
|
return len;
|
|
|
|
}
|
|
|
|
#endif
|
2004-10-27 10:53:57 +02:00
|
|
|
static struct device_operations pci_domain_ops = {
|
2009-07-02 20:56:24 +02:00
|
|
|
.read_resources = cpu_pci_domain_read_resources,
|
|
|
|
.set_resources = cpu_pci_domain_set_resources,
|
2010-06-17 18:16:56 +02:00
|
|
|
.enable_resources = NULL,
|
|
|
|
.init = NULL,
|
2009-05-12 00:24:53 +02:00
|
|
|
.scan_bus = pci_domain_scan_bus,
|
2011-08-14 20:56:34 +02:00
|
|
|
#if CONFIG_GENERATE_SMBIOS_TABLES
|
|
|
|
.get_smbios_data = qemu_get_smbios_data,
|
|
|
|
#endif
|
2009-05-12 00:24:53 +02:00
|
|
|
};
|
2004-10-27 10:53:57 +02:00
|
|
|
|
2013-05-31 09:26:55 +02:00
|
|
|
static void cpu_bus_init(device_t dev)
|
|
|
|
{
|
|
|
|
initialize_cpus(dev->link_list);
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned int cpu_bus_scan(device_t bus, unsigned int max)
|
|
|
|
{
|
|
|
|
int max_cpus = fw_cfg_max_cpus();
|
|
|
|
device_t cpu;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
if (max_cpus < 0)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* TODO: This only handles the simple "qemu -smp $nr" case
|
|
|
|
* correctly. qemu also allows to specify the number of
|
|
|
|
* cores, threads & sockets.
|
|
|
|
*/
|
|
|
|
printk(BIOS_INFO, "QEMU: max_cpus is %d\n", max_cpus);
|
|
|
|
for (i = 0; i < max_cpus; i++) {
|
|
|
|
cpu = add_cpu_device(bus->link_list, i, 1);
|
|
|
|
if (cpu)
|
|
|
|
set_cpu_topology(cpu, 1, 0, i, 0);
|
|
|
|
}
|
|
|
|
return max_cpus;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void cpu_bus_noop(device_t dev)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct device_operations cpu_bus_ops = {
|
|
|
|
.read_resources = cpu_bus_noop,
|
|
|
|
.set_resources = cpu_bus_noop,
|
|
|
|
.enable_resources = cpu_bus_noop,
|
|
|
|
.init = cpu_bus_init,
|
|
|
|
.scan_bus = cpu_bus_scan,
|
|
|
|
};
|
|
|
|
|
2013-02-24 14:27:03 +01:00
|
|
|
static void northbridge_enable(struct device *dev)
|
2004-10-27 10:53:57 +02:00
|
|
|
{
|
2004-11-04 12:04:33 +01:00
|
|
|
/* Set the operations if it is a special bus type */
|
2013-02-12 23:17:15 +01:00
|
|
|
if (dev->path.type == DEVICE_PATH_DOMAIN) {
|
2004-11-04 12:04:33 +01:00
|
|
|
dev->ops = &pci_domain_ops;
|
2004-11-18 23:38:08 +01:00
|
|
|
pci_set_method(dev);
|
2004-11-04 12:04:33 +01:00
|
|
|
}
|
2013-05-31 09:26:55 +02:00
|
|
|
else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
|
|
|
|
dev->ops = &cpu_bus_ops;
|
|
|
|
}
|
2004-06-28 13:59:45 +02:00
|
|
|
}
|
|
|
|
|
2013-06-07 15:46:23 +02:00
|
|
|
struct chip_operations mainboard_emulation_qemu_i440fx_ops = {
|
|
|
|
CHIP_NAME("QEMU Northbridge i440fx")
|
2013-02-24 14:27:03 +01:00
|
|
|
.enable_dev = northbridge_enable,
|
2004-06-28 13:59:45 +02:00
|
|
|
};
|