2016-03-05 06:41:13 +01:00
|
|
|
/*
|
|
|
|
* This file is part of the coreboot project.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2015 Intel Corp.
|
2018-08-23 11:39:19 +02:00
|
|
|
* Copyright (C) 2017 - 2018 Siemens AG
|
2016-03-05 06:41:13 +01:00
|
|
|
* (Written by Alexandru Gagniuc <alexandrux.gagniuc@intel.com> for Intel Corp.)
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
2016-04-10 19:09:16 +02:00
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
2016-03-05 06:41:13 +01:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _SOC_APOLLOLAKE_CHIP_H_
|
|
|
|
#define _SOC_APOLLOLAKE_CHIP_H_
|
|
|
|
|
2017-12-07 19:46:09 +01:00
|
|
|
#include <commonlib/helpers.h>
|
2018-05-09 11:25:09 +02:00
|
|
|
#include <intelblocks/chip.h>
|
2018-02-27 22:23:42 +01:00
|
|
|
#include <intelblocks/gspi.h>
|
2016-07-28 22:44:53 +02:00
|
|
|
#include <soc/gpe.h>
|
2016-06-27 19:57:13 +02:00
|
|
|
#include <soc/gpio.h>
|
2017-08-05 01:26:09 +02:00
|
|
|
#include <intelblocks/lpc_lib.h>
|
2017-08-01 14:02:40 +02:00
|
|
|
#include <device/i2c_simple.h>
|
2017-12-06 22:26:15 +01:00
|
|
|
#include <drivers/i2c/designware/dw_i2c.h>
|
2016-06-07 11:06:28 +02:00
|
|
|
#include <soc/pm.h>
|
2017-01-11 05:53:58 +01:00
|
|
|
#include <soc/usb.h>
|
2016-06-27 19:57:13 +02:00
|
|
|
|
2018-03-15 03:57:16 +01:00
|
|
|
#define MAX_PCIE_PORTS 6
|
2016-03-05 06:41:13 +01:00
|
|
|
#define CLKREQ_DISABLED 0xf
|
2016-06-27 19:57:13 +02:00
|
|
|
|
2017-11-29 14:23:03 +01:00
|
|
|
enum pnp_settings {
|
|
|
|
PNP_PERF,
|
|
|
|
PNP_POWER,
|
|
|
|
PNP_PERF_POWER,
|
|
|
|
};
|
|
|
|
|
2016-03-05 06:41:13 +01:00
|
|
|
struct soc_intel_apollolake_config {
|
2018-05-09 11:25:09 +02:00
|
|
|
|
|
|
|
/* Common structure containing soc config data required by common code*/
|
|
|
|
struct soc_intel_common_config common_soc_config;
|
2018-02-27 22:23:42 +01:00
|
|
|
|
2016-03-05 06:41:13 +01:00
|
|
|
/*
|
|
|
|
* Mapping from PCIe root port to CLKREQ input on the SOC. The SOC has
|
|
|
|
* four CLKREQ inputs, but six root ports. Root ports without an
|
|
|
|
* associated CLKREQ signal must be marked with "CLKREQ_DISABLED"
|
|
|
|
*/
|
2018-03-15 03:57:16 +01:00
|
|
|
uint8_t pcie_rp_clkreq_pin[MAX_PCIE_PORTS];
|
2016-04-04 19:47:49 +02:00
|
|
|
|
2018-03-15 05:43:04 +01:00
|
|
|
/* Enable/disable hot-plug for root ports (0 = disable, 1 = enable). */
|
|
|
|
uint8_t pcie_rp_hotplug_enable[MAX_PCIE_PORTS];
|
|
|
|
|
2018-03-15 02:09:19 +01:00
|
|
|
/* De-emphasis enable configuration for each PCIe root port */
|
|
|
|
uint8_t pcie_rp_deemphasis_enable[MAX_PCIE_PORTS];
|
|
|
|
|
2016-05-18 04:01:34 +02:00
|
|
|
/* [14:8] DDR mode Number of dealy elements.Each = 125pSec.
|
|
|
|
* [6:0] SDR mode Number of dealy elements.Each = 125pSec.
|
|
|
|
*/
|
|
|
|
uint32_t emmc_tx_cmd_cntl;
|
|
|
|
|
|
|
|
/* [14:8] HS400 mode Number of dealy elements.Each = 125pSec.
|
|
|
|
* [6:0] SDR104/HS200 mode Number of dealy elements.Each = 125pSec.
|
|
|
|
*/
|
|
|
|
uint32_t emmc_tx_data_cntl1;
|
|
|
|
|
|
|
|
/* [30:24] SDR50 mode Number of dealy elements.Each = 125pSec.
|
|
|
|
* [22:16] DDR50 mode Number of dealy elements.Each = 125pSec.
|
|
|
|
* [14:8] SDR25/HS50 mode Number of dealy elements.Each = 125pSec.
|
2017-03-09 19:59:25 +01:00
|
|
|
* [6:0] SDR12/Compatibility mode Number of dealy elements.
|
|
|
|
* Each = 125pSec.
|
2016-05-18 04:01:34 +02:00
|
|
|
*/
|
|
|
|
uint32_t emmc_tx_data_cntl2;
|
|
|
|
|
|
|
|
/* [30:24] SDR50 mode Number of dealy elements.Each = 125pSec.
|
|
|
|
* [22:16] DDR50 mode Number of dealy elements.Each = 125pSec.
|
|
|
|
* [14:8] SDR25/HS50 mode Number of dealy elements.Each = 125pSec.
|
2017-03-09 19:59:25 +01:00
|
|
|
* [6:0] SDR12/Compatibility mode Number of dealy elements.
|
|
|
|
* Each = 125pSec.
|
2016-05-18 04:01:34 +02:00
|
|
|
*/
|
|
|
|
uint32_t emmc_rx_cmd_data_cntl1;
|
|
|
|
|
|
|
|
/* [14:8] HS400 mode 1 Number of dealy elements.Each = 125pSec.
|
|
|
|
* [6:0] HS400 mode 2 Number of dealy elements.Each = 125pSec.
|
|
|
|
*/
|
|
|
|
uint32_t emmc_rx_strobe_cntl;
|
|
|
|
|
|
|
|
/* [13:8] Auto Tuning mode Number of dealy elements.Each = 125pSec.
|
|
|
|
* [6:0] SDR104/HS200 Number of dealy elements.Each = 125pSec.
|
|
|
|
*/
|
|
|
|
uint32_t emmc_rx_cmd_data_cntl2;
|
|
|
|
|
2018-08-23 11:39:19 +02:00
|
|
|
/* Select the eMMC max speed allowed. */
|
|
|
|
uint8_t emmc_host_max_speed;
|
|
|
|
|
2017-09-18 17:08:48 +02:00
|
|
|
/* Specifies on which IRQ the SCI will internally appear. */
|
|
|
|
uint8_t sci_irq;
|
|
|
|
|
2016-04-04 19:47:49 +02:00
|
|
|
/* Configure serial IRQ (SERIRQ) line. */
|
|
|
|
enum serirq_mode serirq_mode;
|
2016-03-28 23:45:59 +02:00
|
|
|
|
2016-06-07 11:06:28 +02:00
|
|
|
uint8_t gpe0_dw1; /* GPE0_63_32 STS/EN */
|
|
|
|
uint8_t gpe0_dw2; /* GPE0_95_64 STS/EN */
|
|
|
|
uint8_t gpe0_dw3; /* GPE0_127_96 STS/EN */
|
2016-05-04 00:15:31 +02:00
|
|
|
|
|
|
|
/* Configure LPSS S0ix Enable */
|
|
|
|
uint8_t lpss_s0ix_enable;
|
2016-07-12 10:22:33 +02:00
|
|
|
|
|
|
|
/* Enable DPTF support */
|
|
|
|
int dptf_enable;
|
2016-08-25 22:42:04 +02:00
|
|
|
|
2018-11-06 03:51:43 +01:00
|
|
|
/* TCC activation offset value in degrees Celsius */
|
|
|
|
int tcc_offset;
|
|
|
|
|
2016-09-27 19:48:35 +02:00
|
|
|
/* PL1 override value in mW for APL */
|
|
|
|
uint16_t tdp_pl1_override_mw;
|
2016-12-02 13:44:19 +01:00
|
|
|
/* PL2 override value in mW for APL */
|
|
|
|
uint16_t tdp_pl2_override_mw;
|
2016-09-27 19:48:35 +02:00
|
|
|
|
2016-09-03 01:04:27 +02:00
|
|
|
/* Configure Audio clk gate and power gate
|
|
|
|
* IOSF-SB port ID 92 offset 0x530 [5] and [3]
|
|
|
|
*/
|
|
|
|
uint8_t hdaudio_clk_gate_enable;
|
|
|
|
uint8_t hdaudio_pwr_gate_enable;
|
|
|
|
uint8_t hdaudio_bios_config_lockdown;
|
|
|
|
|
2016-08-25 22:42:04 +02:00
|
|
|
/* SLP S3 minimum assertion width. */
|
|
|
|
int slp_s3_assertion_width_usecs;
|
2016-08-24 02:56:17 +02:00
|
|
|
|
|
|
|
/* GPIO pin for PERST_0 */
|
|
|
|
uint16_t prt0_gpio;
|
2017-01-11 05:53:58 +01:00
|
|
|
|
|
|
|
/* USB2 eye diagram settings per port */
|
|
|
|
struct usb2_eye_per_port usb2eye[APOLLOLAKE_USB2_PORT_MAX];
|
|
|
|
|
2017-02-25 00:37:30 +01:00
|
|
|
/* GPIO SD card detect pin */
|
|
|
|
unsigned int sdcard_cd_gpio;
|
2017-08-29 23:11:16 +02:00
|
|
|
|
|
|
|
/* PRMRR size setting with three options
|
|
|
|
* 0x02000000 - 32MiB
|
|
|
|
* 0x04000000 - 64MiB
|
|
|
|
* 0x08000000 - 128MiB */
|
|
|
|
uint32_t PrmrrSize;
|
|
|
|
|
|
|
|
/* Enable SGX feature.
|
|
|
|
* Enabling SGX feature is 2 step process,
|
|
|
|
* (1) set sgx_enable = 1
|
|
|
|
* (2) set PrmrrSize to supported size */
|
|
|
|
uint8_t sgx_enable;
|
2017-11-29 14:23:03 +01:00
|
|
|
|
|
|
|
/* Select PNP Settings.
|
|
|
|
* (0) Performance,
|
|
|
|
* (1) Power
|
|
|
|
* (2) Power & Performance */
|
|
|
|
enum pnp_settings pnp_settings;
|
2016-03-05 06:41:13 +01:00
|
|
|
};
|
|
|
|
|
2017-02-25 00:37:30 +01:00
|
|
|
typedef struct soc_intel_apollolake_config config_t;
|
|
|
|
|
2016-03-05 06:41:13 +01:00
|
|
|
#endif /* _SOC_APOLLOLAKE_CHIP_H_ */
|