2017-05-03 03:54:44 +02:00
|
|
|
config SOC_INTEL_CANNONLAKE
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Intel Cannonlake support
|
|
|
|
|
|
|
|
if SOC_INTEL_CANNONLAKE
|
|
|
|
|
|
|
|
config CPU_SPECIFIC_OPTIONS
|
|
|
|
def_bool y
|
2017-08-17 07:18:52 +02:00
|
|
|
select ACPI_INTEL_HARDWARE_SLEEP_VALUES
|
2017-10-23 03:30:39 +02:00
|
|
|
select ACPI_NHLT
|
2017-05-03 03:54:44 +02:00
|
|
|
select ARCH_BOOTBLOCK_X86_32
|
|
|
|
select ARCH_RAMSTAGE_X86_32
|
|
|
|
select ARCH_ROMSTAGE_X86_32
|
2017-07-31 00:40:10 +02:00
|
|
|
select ARCH_VERSTAGE_X86_32
|
2017-08-16 20:40:03 +02:00
|
|
|
select BOOT_DEVICE_SPI_FLASH_RW_NOMMAP_EARLY if BOOT_DEVICE_SPI_FLASH
|
|
|
|
select BOOT_DEVICE_SUPPORTS_WRITES
|
2017-05-03 03:54:44 +02:00
|
|
|
select C_ENVIRONMENT_BOOTBLOCK
|
2017-10-05 08:08:55 +02:00
|
|
|
select CACHE_MRC_SETTINGS
|
2017-08-17 23:25:24 +02:00
|
|
|
select COMMON_FADT
|
2017-07-07 00:27:27 +02:00
|
|
|
select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
|
2017-08-30 04:25:23 +02:00
|
|
|
select GENERIC_GPIO_LIB
|
2017-09-21 00:17:42 +02:00
|
|
|
select HAVE_FSP_GOP
|
2017-05-03 03:54:44 +02:00
|
|
|
select HAVE_HARD_RESET
|
|
|
|
select HAVE_INTEL_FIRMWARE
|
2017-07-31 00:40:10 +02:00
|
|
|
select HAVE_MONOTONIC_TIMER
|
2017-09-14 23:51:12 +02:00
|
|
|
select HAVE_SMI_HANDLER
|
2017-10-12 20:33:01 +02:00
|
|
|
select INTEL_GMA_ACPI
|
2017-09-21 00:17:42 +02:00
|
|
|
select INTEL_GMA_ADD_VBT_DATA_FILE if RUN_FSP_GOP
|
2017-08-29 23:37:17 +02:00
|
|
|
select IOAPIC
|
2017-10-05 08:08:55 +02:00
|
|
|
select MRC_SETTINGS_PROTECT
|
2017-08-18 06:09:45 +02:00
|
|
|
select PARALLEL_MP
|
|
|
|
select PARALLEL_MP_AP_WORK
|
2017-05-03 03:54:44 +02:00
|
|
|
select PLATFORM_USES_FSP2_0
|
2017-07-11 21:33:22 +02:00
|
|
|
select POSTCAR_CONSOLE
|
|
|
|
select POSTCAR_STAGE
|
2017-07-31 00:40:10 +02:00
|
|
|
select REG_SCRIPT
|
2017-09-14 23:51:12 +02:00
|
|
|
select RELOCATABLE_MODULES
|
2017-07-19 03:14:42 +02:00
|
|
|
select RELOCATABLE_RAMSTAGE
|
2017-09-14 23:51:12 +02:00
|
|
|
select SMM_TSEG
|
2017-08-18 06:09:45 +02:00
|
|
|
select SMP
|
2017-05-03 03:54:44 +02:00
|
|
|
select SOC_INTEL_COMMON
|
2017-08-17 23:25:24 +02:00
|
|
|
select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
|
2017-05-03 03:54:44 +02:00
|
|
|
select SOC_INTEL_COMMON_BLOCK
|
2017-08-17 23:25:24 +02:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_ACPI
|
2017-06-05 22:22:24 +02:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_CPU
|
2017-08-18 06:09:45 +02:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
|
2017-07-31 00:40:10 +02:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_CSE
|
2017-10-30 22:23:56 +01:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_DSP
|
2017-10-12 14:29:02 +02:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_EBDA
|
2017-05-03 03:54:44 +02:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_FAST_SPI
|
2017-07-31 00:40:10 +02:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_GPIO
|
2017-11-28 14:07:48 +01:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_GRAPHICS
|
2017-12-20 20:09:04 +01:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
|
2017-08-29 23:37:17 +02:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_ITSS
|
2017-10-31 01:03:06 +01:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_I2C
|
2017-08-29 23:37:17 +02:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_LPC
|
2017-07-31 00:40:10 +02:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_LPSS
|
2017-10-26 21:02:30 +02:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_P2SB
|
2017-05-03 03:54:44 +02:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_PCR
|
2017-08-17 07:18:52 +02:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_PMC
|
2017-05-03 03:54:44 +02:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_RTC
|
2017-07-31 00:40:10 +02:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_SA
|
2017-09-19 23:04:37 +02:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_SCS
|
2017-07-31 00:40:10 +02:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_SMBUS
|
2017-08-01 20:32:06 +02:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_SMM
|
|
|
|
select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
|
2017-11-07 13:36:36 +01:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_SPI
|
2017-07-31 00:40:10 +02:00
|
|
|
select SOC_INTEL_COMMON_BLOCK_TIMER
|
|
|
|
select SOC_INTEL_COMMON_BLOCK_UART
|
2017-10-23 03:30:39 +02:00
|
|
|
select SOC_INTEL_COMMON_NHLT
|
2017-07-31 00:40:10 +02:00
|
|
|
select SOC_INTEL_COMMON_RESET
|
2017-09-14 23:51:12 +02:00
|
|
|
select SSE2
|
2017-07-07 00:27:27 +02:00
|
|
|
select SUPPORT_CPU_UCODE_IN_CBFS
|
2017-07-31 00:40:10 +02:00
|
|
|
select TSC_CONSTANT_RATE
|
|
|
|
select TSC_MONOTONIC_TIMER
|
|
|
|
select UDELAY_TSC
|
2018-01-25 07:11:04 +01:00
|
|
|
select UDK_2017_BINDING
|
2018-01-23 12:10:56 +01:00
|
|
|
select DISPLAY_FSP_VERSION_INFO
|
2017-05-03 03:54:44 +02:00
|
|
|
|
|
|
|
config UART_DEBUG
|
|
|
|
bool "Enable UART debug port."
|
|
|
|
default y
|
|
|
|
select CONSOLE_SERIAL
|
|
|
|
select BOOTBLOCK_CONSOLE
|
|
|
|
select DRIVERS_UART
|
2017-08-31 05:54:16 +02:00
|
|
|
select DRIVERS_UART_8250MEM_32
|
|
|
|
select NO_UART_ON_SUPERIO
|
2017-05-03 03:54:44 +02:00
|
|
|
|
2017-08-14 09:53:54 +02:00
|
|
|
config UART_FOR_CONSOLE
|
|
|
|
int "Index for LPSS UART port to use for console"
|
2017-09-15 01:25:18 +02:00
|
|
|
default 2 if DRIVERS_UART_8250MEM_32
|
2017-08-30 08:17:32 +02:00
|
|
|
default 0
|
2017-08-14 09:53:54 +02:00
|
|
|
help
|
|
|
|
Index for LPSS UART port to use for console:
|
|
|
|
0 = LPSS UART0, 1 = LPSS UART1, 2 = LPSS UART2
|
|
|
|
|
2017-05-03 03:54:44 +02:00
|
|
|
config DCACHE_RAM_BASE
|
|
|
|
default 0xfef00000
|
|
|
|
|
|
|
|
config DCACHE_RAM_SIZE
|
|
|
|
default 0x40000
|
|
|
|
help
|
|
|
|
The size of the cache-as-ram region required during bootblock
|
|
|
|
and/or romstage.
|
|
|
|
|
|
|
|
config DCACHE_BSP_STACK_SIZE
|
|
|
|
hex
|
|
|
|
default 0x4000
|
|
|
|
help
|
|
|
|
The amount of anticipated stack usage in CAR by bootblock and
|
|
|
|
other stages.
|
|
|
|
|
2017-08-24 02:37:43 +02:00
|
|
|
config IED_REGION_SIZE
|
|
|
|
hex
|
|
|
|
default 0x400000
|
|
|
|
|
2017-10-23 03:30:39 +02:00
|
|
|
config NHLT_DMIC_1CH_16B
|
|
|
|
bool
|
|
|
|
depends on ACPI_NHLT
|
|
|
|
default n
|
|
|
|
help
|
|
|
|
Include DSP firmware settings for 1 channel 16B DMIC array.
|
|
|
|
|
|
|
|
config NHLT_DMIC_2CH_16B
|
|
|
|
bool
|
|
|
|
depends on ACPI_NHLT
|
|
|
|
default n
|
|
|
|
help
|
|
|
|
Include DSP firmware settings for 2 channel 16B DMIC array.
|
|
|
|
|
|
|
|
config NHLT_DMIC_4CH_16B
|
|
|
|
bool
|
|
|
|
depends on ACPI_NHLT
|
|
|
|
default n
|
|
|
|
help
|
|
|
|
Include DSP firmware settings for 4 channel 16B DMIC array.
|
|
|
|
|
|
|
|
config NHLT_MAX98357
|
|
|
|
bool
|
|
|
|
depends on ACPI_NHLT
|
|
|
|
default n
|
|
|
|
help
|
|
|
|
Include DSP firmware settings for headset codec.
|
|
|
|
|
2017-11-28 23:29:26 +01:00
|
|
|
config NHLT_MAX98373
|
|
|
|
bool
|
|
|
|
depends on ACPI_NHLT
|
|
|
|
default n
|
|
|
|
help
|
|
|
|
Include DSP firmware settings for headset codec.
|
|
|
|
|
2017-10-23 03:30:39 +02:00
|
|
|
config NHLT_DA7219
|
|
|
|
bool
|
|
|
|
depends on ACPI_NHLT
|
|
|
|
default n
|
|
|
|
help
|
|
|
|
Include DSP firmware settings for headset codec.
|
|
|
|
|
2017-08-29 20:38:42 +02:00
|
|
|
config MAX_ROOT_PORTS
|
|
|
|
int
|
2017-10-20 18:19:07 +02:00
|
|
|
default 16
|
2017-08-29 20:38:42 +02:00
|
|
|
|
2017-08-24 02:37:43 +02:00
|
|
|
config SMM_TSEG_SIZE
|
|
|
|
hex
|
|
|
|
default 0x800000
|
|
|
|
|
2017-05-03 03:54:44 +02:00
|
|
|
config PCR_BASE_ADDRESS
|
|
|
|
hex
|
|
|
|
default 0xfd000000
|
|
|
|
help
|
|
|
|
This option allows you to select MMIO Base Address of sideband bus.
|
|
|
|
|
2017-06-05 22:22:24 +02:00
|
|
|
config CPU_BCLK_MHZ
|
|
|
|
int
|
|
|
|
default 100
|
|
|
|
|
2017-12-23 07:50:57 +01:00
|
|
|
config SOC_INTEL_CANNONLAKE_LPDDR4_INIT
|
|
|
|
bool
|
|
|
|
default n
|
|
|
|
|
2017-11-10 00:01:33 +01:00
|
|
|
config SOC_INTEL_COMMON_LPSS_CLOCK_MHZ
|
|
|
|
int
|
|
|
|
default 120
|
|
|
|
|
2017-12-06 22:26:15 +01:00
|
|
|
config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
|
|
|
|
int
|
|
|
|
default SOC_INTEL_COMMON_LPSS_CLOCK_MHZ
|
|
|
|
|
2017-08-16 20:40:03 +02:00
|
|
|
config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
|
|
|
|
int
|
|
|
|
default 3
|
|
|
|
|
2017-07-11 21:33:22 +02:00
|
|
|
# Clock divider parameters for 115200 baud rate
|
|
|
|
config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
|
|
|
|
hex
|
|
|
|
default 0x30
|
|
|
|
|
|
|
|
config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
|
|
|
|
hex
|
|
|
|
default 0xc35
|
|
|
|
|
2017-08-30 02:26:48 +02:00
|
|
|
config CHROMEOS
|
|
|
|
select CHROMEOS_RAMOOPS_DYNAMIC
|
|
|
|
|
|
|
|
config VBOOT
|
|
|
|
select VBOOT_SEPARATE_VERSTAGE
|
|
|
|
select VBOOT_OPROM_MATTERS
|
|
|
|
select VBOOT_SAVE_RECOVERY_REASON_ON_REBOOT
|
|
|
|
select VBOOT_STARTS_IN_BOOTBLOCK
|
|
|
|
select VBOOT_VBNV_CMOS
|
|
|
|
select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
|
|
|
|
|
2017-10-06 01:05:36 +02:00
|
|
|
config C_ENV_BOOTBLOCK_SIZE
|
|
|
|
hex
|
2017-12-15 21:58:07 +01:00
|
|
|
default 0x8000
|
2017-10-06 01:05:36 +02:00
|
|
|
|
2017-10-12 04:09:21 +02:00
|
|
|
config STACK_SIZE
|
|
|
|
hex
|
|
|
|
default 0x2000
|
|
|
|
|
2018-01-08 10:58:26 +01:00
|
|
|
choice
|
|
|
|
prompt "Cache-as-ram implementation"
|
|
|
|
default USE_CANNONLAKE_CAR_NEM_ENHANCED if MAINBOARD_HAS_CHROMEOS
|
|
|
|
default USE_CANNONLAKE_FSP_CAR
|
|
|
|
help
|
|
|
|
This option allows you to select how cache-as-ram (CAR) is set up.
|
|
|
|
|
|
|
|
config USE_CANNONLAKE_CAR_NEM_ENHANCED
|
|
|
|
bool "Enhanced Non-evict mode"
|
|
|
|
select SOC_INTEL_COMMON_BLOCK_CAR
|
|
|
|
select INTEL_CAR_NEM_ENHANCED
|
|
|
|
help
|
|
|
|
A current limitation of NEM (Non-Evict mode) is that code and data
|
|
|
|
sizes are derived from the requirement to not write out any modified
|
|
|
|
cache line. With NEM, if there is no physical memory behind the
|
|
|
|
cached area, the modified data will be lost and NEM results will be
|
|
|
|
inconsistent. ENHANCED NEM guarantees that modified data is always
|
|
|
|
kept in cache while clean data is replaced.
|
|
|
|
|
|
|
|
config USE_CANNONLAKE_FSP_CAR
|
|
|
|
bool "Use FSP CAR"
|
|
|
|
select FSP_CAR
|
|
|
|
help
|
|
|
|
Use FSP APIs to initialize and tear down the Cache-As-Ram.
|
|
|
|
|
|
|
|
endchoice
|
|
|
|
|
2017-05-03 03:54:44 +02:00
|
|
|
endif
|